Release 14.7 par P.20131013 (lin64) Copyright (c) 1995-2013 Xilinx, Inc. All rights reserved. silver.chinetti.me:: Mon Nov 03 21:58:47 2014 par -w -intstyle ise -ol high -t 1 encryptor_map.ncd encryptor.ncd encryptor.pcf Constraints file: encryptor.pcf. Loading device for application Rf_Device from file '3s500e.nph' in environment /opt/Xilinx/14.7/ISE_DS/ISE/. "encryptor" is an NCD, version 3.2, device xc3s500e, package fg320, speed -4 Initializing temperature to 85.000 Celsius. (default - Range: -40.000 to 100.000 Celsius) Initializing voltage to 1.140 Volts. (default - Range: 1.140 to 1.320 Volts) INFO:Par:282 - No user timing constraints were detected or you have set the option to ignore timing constraints ("par -x"). Place and Route will run in "Performance Evaluation Mode" to automatically improve the performance of all internal clocks in this design. Because there are not defined timing requirements, a timing score will not be reported in the PAR report in this mode. The PAR timing summary will list the performance achieved for each clock. Note: For the fastest runtime, set the effort level to "std". For best performance, set the effort level to "high". Device speed data version: "PRODUCTION 1.27 2013-10-13". Design Summary Report: Number of External IOBs 35 out of 232 15% Number of External Input IOBs 19 Number of External Input IBUFs 19 Number of External Output IOBs 16 Number of External Output IOBs 16 Number of External Bidir IOBs 0 Number of Slices 17 out of 4656 1% Number of SLICEMs 0 out of 2328 0% Overall effort level (-ol): High Placer effort level (-pl): High Placer cost table entry (-t): 1 Router effort level (-rl): High Starting initial Timing Analysis. REAL time: 1 secs Finished initial Timing Analysis. REAL time: 1 secs Starting Placer Total REAL time at the beginning of Placer: 1 secs Total CPU time at the beginning of Placer: 1 secs Phase 1.1 Initial Placement Analysis Phase 1.1 Initial Placement Analysis (Checksum:533) REAL time: 2 secs Phase 2.7 Design Feasibility Check Phase 2.7 Design Feasibility Check (Checksum:533) REAL time: 2 secs Phase 3.31 Local Placement Optimization Phase 3.31 Local Placement Optimization (Checksum:533) REAL time: 2 secs Phase 4.2 Initial Clock and IO Placement ......... Phase 4.2 Initial Clock and IO Placement (Checksum:533) REAL time: 2 secs Phase 5.30 Global Clock Region Assignment Phase 5.30 Global Clock Region Assignment (Checksum:533) REAL time: 2 secs Phase 6.36 Local Placement Optimization Phase 6.36 Local Placement Optimization (Checksum:533) REAL time: 2 secs Phase 7.3 Local Placement Optimization ......... Phase 7.3 Local Placement Optimization (Checksum:28a5d0a) REAL time: 2 secs Phase 8.5 Local Placement Optimization Phase 8.5 Local Placement Optimization (Checksum:28a5d0a) REAL time: 2 secs Phase 9.8 Global Placement .. Phase 9.8 Global Placement (Checksum:5b4593f) REAL time: 3 secs Phase 10.5 Local Placement Optimization Phase 10.5 Local Placement Optimization (Checksum:5b4593f) REAL time: 3 secs Phase 11.18 Placement Optimization Phase 11.18 Placement Optimization (Checksum:6005fcb) REAL time: 3 secs Phase 12.5 Local Placement Optimization Phase 12.5 Local Placement Optimization (Checksum:6005fcb) REAL time: 3 secs Total REAL time to Placer completion: 3 secs Total CPU time to Placer completion: 3 secs Writing design to file encryptor.ncd Starting Router Phase 1 : 120 unrouted; REAL time: 6 secs Phase 2 : 112 unrouted; REAL time: 6 secs Phase 3 : 17 unrouted; REAL time: 6 secs Phase 4 : 25 unrouted; (Par is working to improve performance) REAL time: 6 secs Phase 5 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs Updating file: encryptor.ncd with current fully routed design. Phase 6 : 0 unrouted; (Par is working to improve performance) REAL time: 6 secs Phase 7 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs Phase 8 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs Phase 9 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs Phase 10 : 0 unrouted; (Par is working to improve performance) REAL time: 7 secs Total REAL time to Router completion: 7 secs Total CPU time to Router completion: 6 secs Partition Implementation Status ------------------------------- No Partitions were found in this design. ------------------------------- Generating "PAR" statistics. ************************** Generating Clock Report ************************** +---------------------+--------------+------+------+------------+-------------+ | Clock Net | Resource |Locked|Fanout|Net Skew(ns)|Max Delay(ns)| +---------------------+--------------+------+------+------------+-------------+ | lfsr_0/clk_i | Local| | 8 | 0.015 | 2.108 | +---------------------+--------------+------+------+------------+-------------+ * Net Skew is the difference between the minimum and maximum routing only delays for the net. Note this is different from Clock Skew which is reported in TRCE timing report. Clock Skew is the difference between the minimum and maximum path delays which includes logic delays. * The fanout is the number of component pins not the individual BEL loads, for example SLICE loads not FF loads. Timing Score: 0 (Setup: 0, Hold: 0) Asterisk (*) preceding a constraint indicates it was not met. This may be due to a setup or hold violation. ---------------------------------------------------------------------------------------------------------- Constraint | Check | Worst Case | Best Case | Timing | Timing | | Slack | Achievable | Errors | Score ---------------------------------------------------------------------------------------------------------- Autotimespec constraint for clock net lfs | SETUP | N/A| 2.620ns| N/A| 0 r_0/clk_i | HOLD | 1.320ns| | 0| 0 ---------------------------------------------------------------------------------------------------------- All constraints were met. INFO:Timing:2761 - N/A entries in the Constraints List may indicate that the constraint is not analyzed due to the following: No paths covered by this constraint; Other constraints intersect with this constraint; or This constraint was disabled by a Path Tracing Control. Please run the Timespec Interaction Report (TSI) via command line (trce tsi) or Timing Analyzer GUI. Generating Pad Report. All signals are completely routed. Total REAL time to PAR completion: 7 secs Total CPU time to PAR completion: 6 secs Peak Memory Usage: 568 MB Placement: Completed - No errors found. Routing: Completed - No errors found. Number of error messages: 0 Number of warning messages: 0 Number of info messages: 1 Writing design to file encryptor.ncd PAR done!