Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.6 (ISE) - P.68d Target Family: Spartan3E
OS Platform: NT64 Target Device: xc3s500e
Project ID (random number) 82f0d94137d34679837fecd9ed93309e.66FD423197B54B9EA6910284055539F4.3 Target Package: fg320
Registration ID 174534306_174123213_210564973_342 Target Speed: -4
Date Generated 2014-09-23T20:31:26 Tool Flow ISE
 
User Environment
OS Name Microsoft Windows 7 , 64-bit OS Release Service Pack 1 (build 7601)
CPU Name Intel(R) Core(TM) i7 CPU 920 @ 2.67GHz CPU Speed 2666 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
  MiscellaneousStatistics
  • AGG_BONDED_IO=20
  • AGG_IO=20
  • AGG_SLICE=23
  • NUM_4_INPUT_LUT=45
  • NUM_BONDED_IBUF=12
  • NUM_BONDED_IOB=8
  • NUM_LUT_RT=1
  • NUM_SLICEL=23
NetStatistics
  • NumNets_Active=68
  • NumNodesOfType_Active_DOUBLE=133
  • NumNodesOfType_Active_DUMMY=152
  • NumNodesOfType_Active_DUMMYESC=12
  • NumNodesOfType_Active_HFULLHEX=4
  • NumNodesOfType_Active_HUNIHEX=30
  • NumNodesOfType_Active_INPUT=169
  • NumNodesOfType_Active_IOBOUTPUT=12
  • NumNodesOfType_Active_OMUX=11
  • NumNodesOfType_Active_OUTPUT=36
  • NumNodesOfType_Active_PREBXBY=48
  • NumNodesOfType_Active_VFULLHEX=6
  • NumNodesOfType_Active_VUNIHEX=21
SiteStatistics
  • IBUF-DIFFM=4
  • IBUF-DIFFS=4
  • IOB-DIFFM=4
  • IOB-DIFFS=4
  • SLICEL-SLICEM=9
SiteSummary
  • IBUF=12
  • IBUF_INBUF=12
  • IBUF_PAD=12
  • IOB=8
  • IOB_OUTBUF=8
  • IOB_PAD=8
  • SLICEL=23
  • SLICEL_F=23
  • SLICEL_F5MUX=9
  • SLICEL_G=22
 
Configuration Data
IBUF_PAD
  • IOATTRBOX=[LVCMOS25:12]
IOB
  • O1=[O1_INV:0] [O1:8]
IOB_OUTBUF
  • IN=[IN_INV:0] [IN:8]
IOB_PAD
  • DRIVEATTRBOX=[12:8]
  • IOATTRBOX=[LVCMOS25:8]
  • SLEW=[SLOW:8]
SLICEL
  • BX=[BX_INV:0] [BX:9]
SLICEL_F5MUX
  • S0=[S0:9] [S0_INV:0]
 
Pin Data
IBUF
  • I=12
  • PAD=12
IBUF_INBUF
  • IN=12
  • OUT=12
IBUF_PAD
  • PAD=12
IOB
  • O1=8
  • PAD=8
IOB_OUTBUF
  • IN=8
  • OUT=8
IOB_PAD
  • PAD=8
SLICEL
  • BX=9
  • F1=23
  • F2=23
  • F3=23
  • F4=12
  • G1=22
  • G2=21
  • G3=20
  • G4=8
  • X=23
  • Y=13
SLICEL_F
  • A1=23
  • A2=23
  • A3=23
  • A4=12
  • D=23
SLICEL_F5MUX
  • F=9
  • G=9
  • OUT=9
  • S0=9
SLICEL_G
  • A1=22
  • A2=21
  • A3=20
  • A4=8
  • D=22
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • fuse
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
_impact 105 80 0 0 0 0 0
bitgen 136 136 0 0 0 0 0
libgen 1 1 0 0 0 0 0
map 188 179 0 0 0 0 0
ngc2edif 56 56 0 0 0 0 0
ngcbuild 3 3 0 0 0 0 0
ngdbuild 202 202 0 0 0 0 0
par 179 163 16 0 0 0 0
platgen 3 3 0 0 0 0 0
psf2Edward 2 2 0 0 0 0 0
trce 162 162 0 0 0 0 0
xdsgen 2 2 0 0 0 0 0
xps 3 3 0 0 0 0 0
xst 372 364 0 0 0 0 0
 
Project Statistics
PROPEXT_xilxSynthMaxFanout_virtex2=100000 PROP_Board=Spartan-3E Starter Board
PROP_Enable_Message_Filtering=false PROP_FitterReportFormat=HTML
PROP_LastAppliedGoal=Balanced PROP_LastAppliedStrategy=Xilinx Default (unlocked)
PROP_ManualCompileOrderImp=false PROP_PropSpecInProjFile=Store all values
PROP_SelectedInstanceHierarchicalPath=/shifter_test PROP_Simulator=ISim (VHDL/Verilog)
PROP_SynthTopFile=changed PROP_Top_Level_Module_Type=HDL
PROP_UseSmartGuide=false PROP_UserConstraintEditorPreference=Text Editor
PROP_intProjectCreationTimestamp=2014-09-23T11:31:31 PROP_intWbtProjectID=66FD423197B54B9EA6910284055539F4
PROP_intWbtProjectIteration=3 PROP_intWorkingDirLocWRTProjDir=Same
PROP_intWorkingDirUsed=No PROP_lockPinsUcfFile=changed
PROP_selectedSimRootSourceNode_behav=work.shifter_test PROP_xilxBitgStart_IntDone=true
PROP_AutoTop=true PROP_DevFamily=Spartan3E
PROP_DevDevice=xc3s500e PROP_DevFamilyPMName=spartan3e
PROP_DevPackage=fg320 PROP_Synthesis_Tool=XST (VHDL/Verilog)
PROP_DevSpeed=-4 PROP_PreferredLanguage=Verilog
FILE_UCF=1 FILE_VHDL=4
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_IBUF=12 NGDBUILD_NUM_LUT2=1 NGDBUILD_NUM_LUT3=24 NGDBUILD_NUM_LUT4=19
NGDBUILD_NUM_MUXF5=9 NGDBUILD_NUM_OBUF=8
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_IBUF=12 NGDBUILD_NUM_LUT2=1 NGDBUILD_NUM_LUT3=24 NGDBUILD_NUM_LUT4=19
NGDBUILD_NUM_MUXF5=9 NGDBUILD_NUM_OBUF=8
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ifmt=mixed -ofn=<design_top> -ofmt=NGC
-p=xc3s500e-4-fg320 -top=<design_top> -opt_mode=Speed -opt_level=1
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -verilog2001=YES
-fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No -fsm_style=LUT
-ram_extract=Yes -ram_style=Auto -rom_extract=Yes -shreg_extract=YES
-rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES -async_to_sync=NO
-mult_style=Auto -iobuf=YES -max_fanout=100000 -bufg=24
-register_duplication=YES -register_balancing=No -optimize_primitives=NO -use_clock_enable=Yes
-use_sync_set=Yes -use_sync_reset=Yes -iob=Auto -equivalent_register_removal=YES
-slice_utilization_ratio_maxmargin=5
 
ISim Statistics
Xilinx HDL Libraries Used=ieee
Fuse Resource Usage=608 ms, 30024 KB
Total Signals=47
Total Nets=76
Total Blocks=10
Total Processes=9
Total Simulation Time=1 us
Simulation Resource Usage=0.0468 sec, 960462 KB
Simulation Mode=gui
Hardware CoSim=0