Device Usage Page (usage_statistics_webtalk.html)

This HTML page displays the device usage statistics that will be sent to Xilinx.
 

 
Software Version and Target Device
Product Version: ISE:14.6 (ISE) - P.68d Target Family: Spartan3E
OS Platform: NT64 Target Device: xc3s500e
Project ID (random number) 82f0d94137d34679837fecd9ed93309e.949B8F4DFFFB44679FE0AD0A9661FAAA.6 Target Package: fg320
Registration ID 174534306_174123213_210564973_342 Target Speed: -4
Date Generated 2014-11-11T20:07:21 Tool Flow ISE
 
User Environment
OS Name Microsoft Windows 7 , 64-bit OS Release Service Pack 1 (build 7601)
CPU Name Intel(R) Core(TM) i7 CPU 920 @ 2.67GHz CPU Speed 2666 MHz
 
Device Usage Statistics
Macro StatisticsMiscellaneous StatisticsNet StatisticsSite Usage
Adders/Subtractors=1
  • 32-bit adder=1
Comparators=3
  • 32-bit comparator greatequal=2
  • 32-bit comparator lessequal=1
Counters=1
  • 4-bit up counter=1
Registers=33
  • Flip-Flops=33
MiscellaneousStatistics
  • AGG_BONDED_IO=13
  • AGG_IO=13
  • AGG_SLICE=52
  • NUM_4_INPUT_LUT=97
  • NUM_BONDED_IBUF=3
  • NUM_BONDED_IOB=10
  • NUM_BUFGMUX=1
  • NUM_CYMUX=56
  • NUM_LUT_RT=33
  • NUM_MULTAND=1
  • NUM_SLICEL=52
  • NUM_SLICE_FF=37
  • NUM_XOR=32
NetStatistics
  • NumNets_Active=122
  • NumNets_Gnd=1
  • NumNets_Vcc=1
  • NumNodesOfType_Active_CLKPIN=21
  • NumNodesOfType_Active_CNTRLPIN=6
  • NumNodesOfType_Active_DOUBLE=141
  • NumNodesOfType_Active_DUMMY=186
  • NumNodesOfType_Active_DUMMYESC=3
  • NumNodesOfType_Active_GLOBAL=7
  • NumNodesOfType_Active_HFULLHEX=2
  • NumNodesOfType_Active_HLONG=2
  • NumNodesOfType_Active_HUNIHEX=4
  • NumNodesOfType_Active_INPUT=223
  • NumNodesOfType_Active_IOBOUTPUT=3
  • NumNodesOfType_Active_OMUX=92
  • NumNodesOfType_Active_OUTPUT=107
  • NumNodesOfType_Active_PREBXBY=37
  • NumNodesOfType_Active_VFULLHEX=4
  • NumNodesOfType_Active_VUNIHEX=2
  • NumNodesOfType_Gnd_INPUT=1
  • NumNodesOfType_Gnd_OMUX=1
  • NumNodesOfType_Gnd_OUTPUT=1
  • NumNodesOfType_Gnd_PREBXBY=2
SiteStatistics
  • IBUF-DIFFM=1
  • IBUF-DIFFS=1
  • IOB-DIFFM=5
  • IOB-DIFFS=5
  • SLICEL-SLICEM=23
SiteSummary
  • BUFGMUX=1
  • BUFGMUX_GCLKMUX=1
  • BUFGMUX_GCLK_BUFFER=1
  • IBUF=3
  • IBUF_INBUF=3
  • IBUF_PAD=3
  • IOB=10
  • IOB_OUTBUF=10
  • IOB_PAD=10
  • SLICEL=52
  • SLICEL_C1VDD=3
  • SLICEL_C2VDD=9
  • SLICEL_CYMUXF=29
  • SLICEL_CYMUXG=27
  • SLICEL_F=51
  • SLICEL_FAND=1
  • SLICEL_FFX=16
  • SLICEL_FFY=21
  • SLICEL_G=46
  • SLICEL_GNDF=25
  • SLICEL_GNDG=18
  • SLICEL_XORF=16
  • SLICEL_XORG=16
 
Configuration Data
BUFGMUX
  • S=[S_INV:1] [S:0]
BUFGMUX_GCLKMUX
  • DISABLE_ATTR=[LOW:1]
  • S=[S_INV:1] [S:0]
IBUF_PAD
  • IOATTRBOX=[LVCMOS25:3]
  • PULL=[PULLDOWN:1]
IOB
  • O1=[O1_INV:1] [O1:9]
IOB_OUTBUF
  • IN=[IN_INV:1] [IN:9]
IOB_PAD
  • DRIVEATTRBOX=[12:10]
  • IOATTRBOX=[LVCMOS25:10]
  • SLEW=[SLOW:10]
SLICEL
  • BX=[BX_INV:1] [BX:3]
  • BY=[BY:1] [BY_INV:0]
  • CE=[CE:2] [CE_INV:0]
  • CIN=[CIN_INV:0] [CIN:26]
  • CLK=[CLK:21] [CLK_INV:0]
  • SR=[SR:4] [SR_INV:0]
SLICEL_CYMUXF
  • 0=[0:29] [0_INV:0]
  • 1=[1_INV:0] [1:29]
SLICEL_CYMUXG
  • 0=[0:27] [0_INV:0]
SLICEL_FFX
  • CE=[CE:2] [CE_INV:0]
  • CK=[CK:16] [CK_INV:0]
  • D=[D:15] [D_INV:1]
  • FFX_INIT_ATTR=[INIT0:16]
  • FFX_SR_ATTR=[SRLOW:16]
  • LATCH_OR_FF=[FF:16]
  • SR=[SR:2] [SR_INV:0]
  • SYNC_ATTR=[ASYNC:14] [SYNC:2]
SLICEL_FFY
  • CE=[CE:2] [CE_INV:0]
  • CK=[CK:21] [CK_INV:0]
  • D=[D:21] [D_INV:0]
  • FFY_INIT_ATTR=[INIT0:21]
  • FFY_SR_ATTR=[SRLOW:21]
  • LATCH_OR_FF=[FF:21]
  • SR=[SR:4] [SR_INV:0]
  • SYNC_ATTR=[ASYNC:17] [SYNC:4]
SLICEL_XORF
  • 1=[1_INV:0] [1:16]
 
Pin Data
BUFGMUX
  • I0=1
  • O=1
  • S=1
BUFGMUX_GCLKMUX
  • I0=1
  • OUT=1
  • S=1
BUFGMUX_GCLK_BUFFER
  • IN=1
  • OUT=1
IBUF
  • I=3
  • PAD=3
IBUF_INBUF
  • IN=3
  • OUT=3
IBUF_PAD
  • PAD=3
IOB
  • O1=10
  • PAD=10
IOB_OUTBUF
  • IN=10
  • OUT=10
IOB_PAD
  • PAD=10
SLICEL
  • BX=4
  • BY=1
  • CE=2
  • CIN=26
  • CLK=21
  • COUT=27
  • F1=51
  • F2=33
  • F3=9
  • F4=7
  • G1=46
  • G2=26
  • G3=8
  • G4=5
  • SR=4
  • X=23
  • XB=1
  • XQ=16
  • Y=17
  • YQ=21
SLICEL_C1VDD
  • 1=3
SLICEL_C2VDD
  • 1=9
SLICEL_CYMUXF
  • 0=29
  • 1=29
  • OUT=29
  • S0=29
SLICEL_CYMUXG
  • 0=27
  • 1=27
  • OUT=27
  • S0=27
SLICEL_F
  • A1=51
  • A2=33
  • A3=9
  • A4=7
  • D=51
SLICEL_FAND
  • 0=1
  • 1=1
  • O=1
SLICEL_FFX
  • CE=2
  • CK=16
  • D=16
  • Q=16
  • SR=2
SLICEL_FFY
  • CE=2
  • CK=21
  • D=21
  • Q=21
  • SR=4
SLICEL_G
  • A1=46
  • A2=26
  • A3=8
  • A4=5
  • D=46
SLICEL_GNDF
  • 0=25
SLICEL_GNDG
  • 0=18
SLICEL_XORF
  • 0=16
  • 1=16
  • O=16
SLICEL_XORG
  • 0=16
  • 1=16
  • O=16
 
Tool Usage
Command Line History
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -i -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • xst -intstyle ise -ifn <ise_file>
  • ngdbuild -intstyle ise -dd _ngo -nt timestamp -uc <fname>.ucf -p xc3s500e-fg320-4 <fname>.ngc <fname>.ngd
  • map -intstyle ise -p xc3s500e-fg320-4 -cm area -ir off -pr off -c 100 -o <fname>.ncd <fname>.ngd <fname>.pcf
  • par -w -intstyle ise -ol high -t 1 <fname>.ncd <fname>.ncd <fname>.pcf
  • trce -intstyle ise -v 3 -s 4 -n 3 -fastpaths -xml <fname>.twx <fname>.ncd -o <fname>.twr <fname>.pcf -ucf <fname>.ucf
  • bitgen -intstyle ise -f <fname>.ut <fname>.ncd
  • fuse
 
Software Quality
Run Statistics
Program NameRuns StartedRuns FinishedErrorsFatal ErrorsInternal ErrorsExceptionsCore Dumps
_impact 174 143 0 0 0 0 0
bitgen 205 205 0 0 0 0 0
libgen 1 1 0 0 0 0 0
map 270 258 0 0 0 0 0
netgen 3 3 0 0 0 0 0
ngc2edif 96 96 0 0 0 0 0
ngcbuild 3 3 0 0 0 0 0
ngdbuild 287 287 0 0 0 0 0
par 258 241 16 0 0 0 0
platgen 3 3 0 0 0 0 0
psf2Edward 2 2 0 0 0 0 0
trce 239 239 0 0 0 0 0
xdsgen 2 2 0 0 0 0 0
xps 3 3 0 0 0 0 0
xst 662 654 0 0 0 0 0
 
Help Statistics
Help files
/doc/usenglish/isehelp/ite_c_overview.htm ( 1 ) /doc/usenglish/isehelp/pn_db_nsw_associate_source.htm ( 1 )
 
Project Statistics
PROP_Board=Spartan-3E Starter Board PROP_Enable_Message_Filtering=false
PROP_FitterReportFormat=HTML PROP_LastAppliedGoal=Balanced
PROP_LastAppliedStrategy=Xilinx Default (unlocked) PROP_ManualCompileOrderImp=false
PROP_PropSpecInProjFile=Store all values PROP_SelectedInstanceHierarchicalPath=/test_counter
PROP_Simulator=ISim (VHDL/Verilog) PROP_SynthTopFile=changed
PROP_Top_Level_Module_Type=HDL PROP_UseSmartGuide=false
PROP_UserConstraintEditorPreference=Text Editor PROP_intProjectCreationTimestamp=2014-11-11T19:21:59
PROP_intWbtProjectID=949B8F4DFFFB44679FE0AD0A9661FAAA PROP_intWbtProjectIteration=6
PROP_intWorkingDirLocWRTProjDir=Same PROP_intWorkingDirUsed=No
PROP_lockPinsUcfFile=changed PROP_selectedSimRootSourceNode_behav=work.test_counter
PROP_AutoTop=true PROP_DevFamily=Spartan3E
PROP_DevDevice=xc3s500e PROP_DevFamilyPMName=spartan3e
PROP_DevPackage=fg320 PROP_Synthesis_Tool=XST (VHDL/Verilog)
PROP_DevSpeed=-4 PROP_PreferredLanguage=VHDL
FILE_UCF=1 FILE_VHDL=4
 
Unisim Statistics
NGDBUILD_PRE_UNISIM_SUMMARY
NGDBUILD_NUM_BUFGP=1 NGDBUILD_NUM_FD=31 NGDBUILD_NUM_FDR=2 NGDBUILD_NUM_FDRE=4
NGDBUILD_NUM_GND=1 NGDBUILD_NUM_IBUF=2 NGDBUILD_NUM_INV=7 NGDBUILD_NUM_LUT1=32
NGDBUILD_NUM_LUT2=41 NGDBUILD_NUM_LUT3=6 NGDBUILD_NUM_LUT4=12 NGDBUILD_NUM_MULT_AND=1
NGDBUILD_NUM_MUXCY=56 NGDBUILD_NUM_OBUF=10 NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=32
NGDBUILD_POST_UNISIM_SUMMARY
NGDBUILD_NUM_BUFG=1 NGDBUILD_NUM_FD=31 NGDBUILD_NUM_FDR=2 NGDBUILD_NUM_FDRE=4
NGDBUILD_NUM_GND=1 NGDBUILD_NUM_IBUF=2 NGDBUILD_NUM_IBUFG=1 NGDBUILD_NUM_INV=7
NGDBUILD_NUM_LUT1=32 NGDBUILD_NUM_LUT2=41 NGDBUILD_NUM_LUT3=6 NGDBUILD_NUM_LUT4=12
NGDBUILD_NUM_MULT_AND=1 NGDBUILD_NUM_MUXCY=56 NGDBUILD_NUM_OBUF=10 NGDBUILD_NUM_PULLDOWN=1
NGDBUILD_NUM_VCC=1 NGDBUILD_NUM_XORCY=32
 
XST Command Line Options
XST_OPTION_SUMMARY
-ifn=<fname>.prj -ifmt=mixed -ofn=<design_top> -ofmt=NGC
-p=xc3s500e-4-fg320 -top=<design_top> -opt_mode=Speed -opt_level=1
-iuc=NO -keep_hierarchy=No -netlist_hierarchy=As_Optimized -rtlview=Yes
-glob_opt=AllClockNets -read_cores=YES -write_timing_constraints=NO -cross_clock_analysis=NO
-bus_delimiter=<> -slice_utilization_ratio=100 -bram_utilization_ratio=100 -verilog2001=YES
-fsm_extract=YES -fsm_encoding=Auto -safe_implementation=No -fsm_style=LUT
-ram_extract=Yes -ram_style=Auto -rom_extract=Yes -shreg_extract=YES
-rom_style=Auto -auto_bram_packing=NO -resource_sharing=YES -async_to_sync=NO
-mult_style=Auto -iobuf=YES -max_fanout=500 -bufg=24
-register_duplication=YES -register_balancing=No -optimize_primitives=NO -use_clock_enable=Yes
-use_sync_set=Yes -use_sync_reset=Yes -iob=Auto -equivalent_register_removal=YES
-slice_utilization_ratio_maxmargin=5
 
ISim Statistics
Xilinx HDL Libraries Used=ieee
Fuse Resource Usage=716 ms, 37320 KB
Total Signals=27
Total Nets=22
Total Blocks=8
Total Processes=9
Total Simulation Time=1 us
Simulation Resource Usage=0.1092 sec, 803397 KB
Simulation Mode=gui
Hardware CoSim=0