# **SANPER-1 EDUCATIONAL LAB UNIT**

(68000 Based Microcomputer)

# **USER'S MANUAL AND LAB EXPERIMENTS**

Written By:

Dr. Jafar Saniie

Stephen H. Perich

Copyright 1990

No Unauthorized Duplication Permitted

# Table Of Contents

| Sections                                                                               | Page             |
|----------------------------------------------------------------------------------------|------------------|
| Overview of the SANPER – 1 ELU System Components                                       | Sanper-1         |
| Introduction to the SANPER – 1 Educational Lab Unit                                    | Experiment #1-1  |
| TUTOR Command Utilization and Program Experimentation                                  | Experiment #2-1  |
| Exception Processing and System Control                                                | Experiment #3-1  |
| Code Conversion and Bit Manipulation                                                   | Experiment #4-1  |
| Memory Design Using Static Random Access Memory (RAM)                                  | Experiment #5-1  |
| Input / Output Design                                                                  | Experiment #6-1  |
| Parallel Interfacing Using the Peripheral Interface Adapter (PIA)                      | Experiment #7-1  |
| Serial Communication Using The Asynchronous Communications<br>Interface Adapter (ACIA) | Experiment #8-1  |
| Digital-to-Analog Conversion (D/A)                                                     | Experiment #9-1  |
| Analog-to-Digital Conversion (A/D)                                                     | Experiment #10-1 |
| Appendix A: MC68000 Course Notes by Motorola                                           | Appendix A-1     |
| Appendix B: MC68000 Review Questions and Programs by Motorola                          | Appendix B-1     |
| Appendix C: Solutions to Review Questions and Programs by<br>Motorola                  | Appendix C-1     |
| Appendix D: MC68000 Tutor's Commands and Trap 14 Handler by Motorola                   | Appendix D-1     |

## **OVERVIEW OF THE SANPER-1 ELU SYSTEM COMPONENTS**

The SANPER-1 Educational Lab Unit was designed and developed by Dr. Jafar Saniie and Mr. Stephen Perich. The ELU includes a firmware package named "TUTOR" which is a MC68000 resident monitor program developed by Motorola, Inc. The TUTOR program was initially released on a hardware platform called the "MC68000 Educational Computer Board" or ECB, which was also developed by Motorola, Inc. The ECB could be used along with an external power supply and a video display terminal to construct a simple educational development system.

While the ECB was an excellent first attempt at an educational development system, the creators of the ELU saw various ways that the ECB could be improved and enhanced. Thus the SANPER-1 ELU is based on the Motorola ECB. Additional features and enhancements have been incorporated into the ELU, thereby transforming it into a standalone MC68000 hardware and software development system.

On the ECB, the MC68000 addresses used to access the peripheral I/O devices were hardcoded into TUTOR. In order to port the TUTOR firmware over to the ELU and still retain all of the TUTOR features, the same peripherals had to be included on the ELU. Thus the TUTOR firmware, the two serial port devices and the parallel port device all have the same address ranges as the ECB does.

In terms of enhancements, the ELU adds several new peripheral devices such as an A/D Converter, a D/A Converter, a Speech Synthesizer, a parallel port, and two high power output drivers. In addition, the ELU has more memory than its predecessor.

The SANPER-1 ELU consists of the following major sub-assemblies:

- A. a System Board
- B. a Display Board
- C. a System Expansion Board
- D. a 150-Watt IBM PC/XT compatible power supply
- E. an IBM PC-compatible chassis
- F. internal cabling

A brief description of each sub-assembly follows.

#### A. System Board

The System Board is the central control board of the ELU and it contains all the hardware and software needed to implement a complete 68000-based hardware and software development system.

## **B.** Display Board

The Display Board contains all the hardware needed to display the status of the 68000 Address, Data, and Control signals. The Address and Data signals are displayed on 7-segment displays. The Control signals are displayed on bargraph LEDs.

The Display Board provides the user with access to all of the 68000 Address, Data and Control signals through ribbon cable connectors or the System Expansion Board.

### C. System Expansion Board

The System Expansion Board is mounted to the front of the SANPER-1 ELU. It consists of two solderless breadboard strips mounted to a printed circuit board. This board provides the user with access to all the 68000 address, data, and control signals. Each signal is identified on the breadboard strip.

## **D.** Power Supply

A 150-Watt power supply supplies power to the System Board, the Display Board, and the System Expansion Board. It is capable of providing the following DC voltages and currents:

- +5V DC @ 15 Amps
- -5V DC @ 0.5 Amps
- +12V DC @ 5.5 Amps
- -12V DC @ 0.5 Amps

The AC input voltage to the power supply can be either 110 VAC or 220 VAC, and is switch selectable by the user.

Notice that the power supply does not provide the user with access to any fuses. This is due to the fact that the power supply is equipped with short circuit protection. Thus, if a short circuit appears at the outputs of the power supply, the power supply will shut itself off until the short circuit is removed.

## E. Chassis

The power supply, the System Board and the Display Board are all enclosed in a standard IBM PC-compatible chassis. The chassis has a flip-top lid that provides the user with easy access to the System Board for many purposes including the installation of additional printed circuit boards of the IBM AT Expansion Card form factor.

## F. Internal Cabling

There are various cables inside the ELU which interface the System Board to the Display Board, the System Expansion Board, and the back panel connectors. All of the cables are keyed to ensure proper installation.

## A. SYSTEM BOARD

The System Board is equipped with the following peripheral devices:

- 1. one 16-bit microprocessor (Motorola, MC68000)
- 2. one Parallel Interface/Timer, PI/T (Motorola, MC68230)
- 3. one Peripheral Interface Adapter, PIA (Motorola, MC6821)
- 4. three Asynchronous Communications Interface Adapters, ACIA (Motorola, MC6850)
- 5. one 12-bit Analog-to-Digital Converter, ADC (Analog Devices, AD574A)
- 6. one 12-bit Digital-to-Analog Converter, DAC (Analog Devices, AD7545)
- 7. one Phoneme Speech Synthesizer (Votrax, SC-02)
- 8. two high power output drivers (Sprague, UDN2878W-2)
- 9. 32K bytes of EPROM
- 10. 208K bytes of static RAM

The System Board also includes various support circuitry necessary for the proper operation of the 68000.

- 11. MC68000 Support Circuitry
  - Power Supply Supervisor and Reset Circuit
  - Interrupt Request and Interrupt Acknowledge Circuit
  - Watchdog Timer and Halt Circuit
  - Synchronous Bus Interface
  - Asynchronous Bus Interface and Address Decoding
  - Data Transfer Acknowledge (\*DTACK) Signal Generator

The System Board is equipped with the following additional features:

- 12. Special Features
  - Expansion Bus Interface
  - Single-Step Hardware Mode
- 1. <u>16-bit Microprocessor</u> (Motorola, MC68000)

The MC68000 is a 16-bit microprocessor whose external address and data buses are 23 and 16 lines wide, respectively. It has a linear address range of 16 mega-bytes.

2. <u>Parallel Interface/Timer, PI/T (Motorola, MC68230)</u>

The MC68230 Parallel Interface/Timer is equipped with double buffered parallel interfaces and a timer. The parallel interfaces operate in unidirectional or bidirectional modes, and can be either 8 or 16 bits wide. The PI/T also has four programmable handshake pins that provide an interface to a wide variety of low, medium and high-speed peripheral devices. The PI/T ports allow use of vectored or autovectored interrupts. Within the ELU, the PI/T is used for the following functions:

- a. Audio Cassette Recorder Interface
- b. Parallel Printer Interface
- c. General Purpose Parallel Port
- d. General Purpose Timer

A description of each function follows.

a. Audio Cassette Recorder Interface

The MC68230 Parallel Interface/Timer (PI/T) implements the feature of program storage and retrieval on audiocassette tape. The TUTOR monitor program transfers the program to be saved to the PI/T and the PI/T converts it into a stream of serial digital data, which is then converted to an audio signal and sent to the 'MICROPHONE' input of an audio tape recorder. To load a program stored on audio tape back into the ELU's memory, the audio 'EARPHONE' output of the tape recorder is converted into digital serial data that is processed by the PI/T. The data is then stored in system memory.

This design was originally implemented on the Motorola Educational Computer Board (ECB), and was ported over to the ELU because it provides a simple method of program storage and retrieval.

b. Parallel Printer Interface

The MC68230 Parallel Interface/Timer (PI/T) provides a Centronics-compatible parallel printer interface. All of the inputs and outputs to the printer are buffered, making it very difficult to accidentally damage the PI/T, or any other component on the System Board. The printer interface allows the user to obtain a hardcopy listing of their program or data.

Motorola Inc. publishes an application note that describes the hardware and software required to configure a PI/T for a parallel printer interface.

c. General Purpose Parallel Port

Rather than configuring the PI/T as a parallel printer port, the student may elect to use the PI/T as a high-speed general-purpose parallel port. Two 8-bit ports (16 digital I/O lines) and 4 handshake lines are made available through a DB-25 connector mounted on the rear panel. One of the ports is configured as input only, and the other port is configured as output only. Similarly, two of the handshake lines are configured as inputs, and the other two are configured as outputs. It is important to remember that when using the parallel port, the printer must be disconnected from the printer port.

## d. General Purpose Timer

The PI/T is equipped with a timer that contains a 24-bit wide counter and a 5-bit prescaler. The timer can generate a square wave output, periodic interrupts, or a single interrupt after a programmed time period. It can also be used as a watchdog timer, or for elapsed time measurement.

## 1. Peripheral Interface Adapter, PIA (Motorola, MC6821)

The PIA provides a means of interfacing peripheral equipment to the MC68000 microprocessor. The PIA is equipped with two 8-bit bi-directional I/O ports and 4 control lines. The direction of the I/O lines is programmable, as is the function of the control lines. All twenty of these signals are available on one of the Display Board's 40-pin ribbon cable connectors and on the System Expansion Board. These signals are not buffer protected so they may be used in any combination of inputs and outputs.

The MC68000 communicates with the PIA through the use of the MC68000's synchronous bus interface. To interface to synchronous peripherals like the PIA, the MC68000 modifies its bus cycle to meet the MC6821 bus timing requirements.

### 2. <u>Asynchronous Communications Interface Adapter</u>, <u>ACIA</u> (Motorola, MC6850)

The ELU is equipped with three ACIAs that serve as serial ports for communicating with various external devices. The first serial port is used for communicating with a terminal (or with a personal computer running terminal emulation software). The second serial port is used for communicating with a host computer (i.e. mainframe, minicomputer, etc.). The third serial port is available for general-purpose use. All three serial ports are configured for the RS-232-C serial communication standard.

The ELU is equipped with a baud rate generator that can provide a choice of six different baud rates to each of the ACIAs. The baud rates are hardware selectable through headers P22, P23 and P24. The available baud rates are 9600, 4800, 2400, 1200, 600, 300.

The ACIAs communicate with the MC68000 through the use of the MC68000's synchronous bus interface. To interface to synchronous peripherals like the ACIA, the MC68000 modifies its bus cycle to meet the MC6850 bus timing requirements.

## 3. <u>12-bit Analog-to-Digital Converter, ADC</u> (Analog Devices, AD574A)

The ELU is equipped with a 12-bit A/D Converter that samples signals ranging from -5V to +5V DC, at a maximum speed of 25 KHz. The analog input signal enters into a sample and hold circuit where it is stabilized, and then inputted to the A/D Converter. The A/D Converter controls the operation of the sample and hold circuit. The A/D Converter forces the Sample & Hold device to hold the data until the A/D Converter has completed the conversion.

The microprocessor issues a command to the A/D Converter to begin converting. The microprocessor must poll the A/D Converter to determine when the conversion is complete. When the conversion is completed, the microprocessor enables the A/D Converter's outputs and reads 12 bits of data.

## 4. <u>12-bit Digital-to-Analog Converter, DAC</u> (Analog Devices, AD7545)

The ELU is equipped with a 12-bit D/A Converter. The D/A Converter is treated as a memory-mapped device. The microprocessor writes data to a certain memory location, and the D/A Converter immediately converts the digital data to an analog voltage. The analog voltage output range is 0 to +5V DC, when an internal -5V DC power source is used as a voltage reference. The user may change the reference voltage to any externally supplied voltage simply by removing a shunt and plugging the new reference voltage into a different connector.

## 5. <u>Phoneme Speech Synthesizer</u> (Votrax, SC-02)

The ELU is equipped with a phoneme-based speech synthesizer, which is capable of producing an audio output of unlimited vocabulary, music and sound effects. The speech synthesizer allows software control of speech rate, pitch, pitch movement rate, amplitude, articulation rate, vocal tract filter response, and phoneme selection and duration.

## 6. <u>High power output switches</u> (Sprague, UDN2878W-2)

The ELU is equipped with two 4-bit high power drivers that can be used for driving stepper motors, relays, solenoids, etc. Both drivers are treated as one 8-bit memory-mapped device, with the data being stored in a latch before being sent to the drivers.

## 7. <u>32K Bytes of EPROM</u>

The System Board is equipped with two banks of EPROMS with 16K bytes per bank. The TUTOR Monitor Program resides in one of these banks. The other bank is available for user programs.

## 8. 208K Bytes of Static RAM

The System Board is equipped with four banks of Static RAM. Three of the banks have 64K bytes per bank, and the fourth bank has 16K bytes per bank.

One of the 64K banks (U46 and U72) is configurable for either EPROM or RAM devices. It can contain either two 32K x 8 EPROM or RAM chips. There are 8 sets of jumpers which must be changed if the bank is switched from RAM to EPROM. For the location and correct position of these jumpers, refer to the section entitled "Header Definitions on the SANPER-1 System Board". This bank is initially configured for RAM.

## 9. MC68000 Support Circuitry

Miscellaneous circuitry must be added to ensure that the MC68000 operates correctly.

## a. Power Supply Supervisor and Reset Circuit

The ELU is equipped with a circuit that monitors the voltage level of the +5V DC power source, and asserts the MC68000's \*RESET signal input if the voltage drops below +4.5V DC. Thus as the ELU is being powered up or powered down, the MC68000 is held in the reset state until the supply voltage has stabilized and reached the proper range for valid operation. Additionally, the ELU is equipped with a RESET switch on the front panel that provides an easy method of resetting the MC68000 and all other peripheral devices inside the system, without having to power down the ELU. Thus the contents of memory can be retained even if something catastrophic happens to the MC68000. (i.e. a HALT condition)

## b. Interrupt Request and Interrupt Acknowledge Circuit

The ELU is capable of supporting 7 different levels of interrupts. Level 7 is the highest priority interrupt, and level 0 is the lowest. The MC68000 will only recognize and service an interrupt if its priority level is higher than the current priority level existing in the MC68000's Status Register. The following table illustrates which devices within the ELU are associated with each interrupt level.

| Interrupt |              |                                  |
|-----------|--------------|----------------------------------|
| Level     | Туре         | Interrupting Device(s)           |
| 7         | Auto         | ABORT Switch                     |
| 6         | Auto         | ACIA #2 (Host interface)         |
| 5         | Auto         | ACIA #1 (Terminal interface)     |
| 4         | Auto         | ACIA #3, Speech Synthesizer, PIA |
| 3         | User         | PI/T: 16-line Parallel Port      |
| 2         | User         | PI/T: 24-bit Timer               |
| 1         | Auto or User | Externally generated             |
| 0         |              | None                             |

## c. Watchdog Timer and HALT Circuit

The ELU is equipped with a watchdog timer, which calculates the length of time of each bus cycle. If any bus cycle exceeds 10 microseconds, the watchdog timer asserts the 68000's Bus Error (\*BERR) input signal, and the 68000 begins BUS ERROR exception processing. This type of watchdog timer is used to identify accesses to memory locations at which no memory or peripheral devices exist, and is not intended to determine software errors such as executing in an infinite loop.

If the watchdog timer asserts the Bus Error (\*BERR) input signal on two consecutive bus cycles, the 68000 decodes this as a HALT condition and asserts its HALT signal as an output. The System Board's HALT circuit then illuminates the LED labeled "LED1".

## d. Synchronous Bus Interface

The 68000 has the ability to interface to both synchronous and asynchronous devices. Synchronous devices are those which require a clock input, and whose data transfer is synchronized to this clock signal. The 68000 has a built-in synchronous interface.

The MC6800 was originally designed for interfacing to previously mentioned synchronous devices such as the ACIA (MC6850), and the PIA (MC6821). The MC6800 only permits synchronous data transfers between its peripheral devices.

The hardware on the System Board has been designed to facilitate the synchronous bus interface.

e. Asynchronous Bus Interface and Address Decoding

The MC68000-type peripherals are asynchronous; they do not require a clock input.

f. Data Transfer Acknowledge (\*DTACK) Signal Generator

The \*DTACK signal is externally generated during asynchronous bus cycles to inform the 68000 of the conclusion of a bus cycle.

Due to the fact that different peripheral devices operate at different speeds and access times, the \*DTACK signal generator was designed to assert the \*DTACK signal at different times depending on which device was being accessed.

#### 10. Special Features

a. Expansion Bus Interface

If a user wishes to design his/her own hardware and test it on the ELU, he/she must place the circuit on an IBM PC/XT/AT compatible expansion board. This board can then be installed in one of four expansion slots present on the System Board. Each slot is provided with all the MC68000 Address, Data and Control signals, as well as with four board selection lines. These selection lines are independently activated according to the Memory Map illustrated in Table 1. Each slot is provided with the four selection lines so that placement of the user's board will be slot independent. Each expansion board must use a unique board selection line.

The IBM PC/AT expansion bus card form factor was chosen because these boards are inexpensive and readily available in both wire-wrap and solder-type styles.

The user can place any type of hardware design on the expansion boards. Some examples of circuits that can be implemented on expansion boards are: floppy disk controllers, expansion memory, digital I/O, analog I/O, Digital Signal Processor, IEEE-488 bus interface, Eprom programmer, etc.

b. Single-Step Hardware Mode

The single step circuitry allows the user to observe every bus cycle of the 68000 in a static state. When the user changes one of the front panel toggle switches from "FREE RUN" to "SINGLE STEP", and sets another toggle switch to the "S.S.- SYS." position, the 68000 executes only one bus cycle at a time. The MC68000's address, data, and control signals are frozen in time, and are displayed on the Display Board. Only when the user presses the "SINGLE STEP PULSE" pushbutton switch does the microprocessor advance to the next bus cycle. This is an extremely valuable learning tool, because the user can observe all the intermediate steps that occur during the execution of a single 68000 instruction. There is a more detailed explanation of the Single Step Hardware Mode in the Display Board Overview section.

## **B. DISPLAY BOARD**

The Display Board provides a visual indication of the status of the MC68000 by displaying the current address, data, and control signals.

The Display Board consists of the following entities:

- 1. Switches
- 2. Status Displays
- 3. System Expansion Board connectors
- 4. Front Panel Expansion connectors
- 1. Switches

There are five switches mounted on the Front Panel of the SANPER-1 ELU. These switches are used to control events on the System Board. The two leftmost switches are toggle switches, and the three rightmost switches are pushbutton or momentary type switches. From left to right, the switches are labeled as follows:

- a. SINGLE STEP / FREE RUN
- b. S.S. SYS. / S.S. EXT. (System Single Step / External Single Step)
- c. SINGLE STEP PULSE
- a. RESET
- b. ABORT
- a. Single Step /Free Run Toggle Switch

This switch determines whether the System Board is operating in either the "Free Run" or "Single Step" mode.

In the "Free Run" mode of operation, the MC68000 microprocessor will continually execute one instruction after another without stopping.

In the "Single Step" mode, the MC68000 will execute only one bus cycle at a time. The values of the MC68000 Address and Data Bus signals are shown on the seven segment displays. The states of the MC68000 Control signals are shown on the bargraph displays. The user must depress the "Single Step Pulse" switch in order to advance to the next bus cycle.

b. System Single Step / External Single Step Tpggle Switch

This toggle switch determines which Single Step sub-mode the System Board is operating in. In the "External Single Step" mode, the System Board will single step through only those instructions which access devices located in the address ranges specified by the Block Select Lines (BB-\*Q5 through BB-\*Q8) and (\*Q11 through \*Q14).

One set of Block Select Lines (BB-\*Q5 through BB-\*Q8) are only accessible through the System Expansion Board or the Front Panel Expansion Connectors. The other set of Block Select Lines (\*Q11 through \*Q14) are only accessible through the four 98pin AT style connectors mounted on the System Board.

This mode is useful when the student is interfacing his/her external hardware to the SANPER-1 ELU. Using this mode the student can single step through only those instructions which address their hardware. This avoids single stepping through either the TUTOR firmware or other software that does not directly address the prototype hardware. While single stepping, the only way to advance to the next bus cycle is to depress the Single Step Pulse pushbutton switch.

In the "System Single Step" mode, the System Board will single step through all instructions regardless of the address space it is addressing. The word "System" applies to both internal and external memory accesses. Thus the student can single step through the TUTOR firmware as well as any other piece of software. While single stepping, the only way to advance to the next bus cycle is to depress the Single Step Pulse pushbutton switch.

c. Single Step Pulse Pushbutton Switch

This pushbutton switch is used in conjunction with the two toggle switches previously mentioned above. Depressing this switch serves to advance the MC68000 to the next bus cycle.

This switch is only active when the System Board is operating in the "Single Step" Mode. It must be depressed in order to advance to the next bus cycle regardless of which single step sub-mode has been selected (External or System).

## d. Reset Pushbutton Switch

This pushbutton switch pulls the System Board's \*RESET signal to a low TTL logic level, which reinitializes the MC68000 and some of the MC68000's peripheral devices such as the PIA, the PI/T, the Speech Synthesizer, and the High Output Driver.

Immediately after the \*RESET line goes high again, the MC68000 begins loading the Exception Vector Table from the TUTOR EPROM into static RAM. All of the MC68000's internal registers are initialized.

This switch should only be used for recovering from serious faults such as a HALT condition, and cannot be used as an aid in debugging software, since the status of the internal registers is lost.

e. Abort Pushbutton Switch

This pushbutton switch generates a Level 7 interrupt to the MC68000, which immediately loads the exception vector for a Level 7 Autovectored Interrupt. The Level 7 Interrupt Service Routine halts execution of the current program, and outputs a status message to the terminal or personal computer. The service routine outputs the phase "SOFTWARE ABORT" along with the contents of each of the MC68000's internal registers. This switch is useful for breaking out of a user program without losing the status of the internal MC68000 registers or the contents of memory.

## 2. <u>Status Displays</u>

### a. <u>Seven Segment Displays</u>

There are three sets of seven segment displays on the Display Board. One set is used for the MC68000 Address Lines, the second set for the MC68000 Data lines, and the third set for the User Data Display.

### Address Lines

The first set of seven segment displays consists of 6 hexadecimal digits, which annunciate the status of the MC68000 Address lines. The possible range of values is from \$000000 to \$FFFFFF. These digits are visible only when the SANPER-1 ELU is in the "Single Step" Mode. In "Free Run" Mode these displays are off.

### Data Lines

The second set of displays consists of 4 hexadecimal digits, which annunciate the status of the MC68000 Data lines. The possible range of values is from \$0000 to \$FFFF. These digits are visible only when the SANPER-1 ELU is in the "Single Step" Mode. In "Free Run" Mode these displays are off.

#### User Data Display

The third set of displays consists of six hexadecimal digits and serves as a generalpurpose user display. These displays are treated as two memory-mapped peripherals, and are write only. One memory location addresses the four least significant digits, and the other memory location addresses the two most significant digits. When writing data to the display, simply write the exact hexadecimal value you wish to see appear on the display. No BCD-to-hexadecimal conversion is required.

The user accesses the lower four digits of the display by executing a write operation (of length "word") of an 16-bit hexadecimal data value to location \$90000. An instruction which would perform this task is "MOVE.W #\$3456, \$90000". The "\$" denotes hexadecimal notation.

The user accesses the upper two digits of the display by executing a write operation (of length "byte") of an 8-bit hexadecimal data value to location \$A0000. An instruction which would perform this task is "MOVE.B #\$12, \$A0000".

The final result on the User Data Display is "123456". Thus the possible range of values that can be displayed is from \$000000 to \$FFFFFF.

The System Board generates a \*DTACK pulse to the MC68000 every time a write operation is performed to this display.

These digits are always illuminated regardless of whether the SANPER-1 ELU is in the "Single Step" Mode or the "Free Run" Mode.

b. <u>Bargraph Displays</u>

There are two bargraph displays on the Display Board which are used for annunciating the status of the MC68000 Control Signals. Each display contains a maximum of ten individual LEDs. The two bargraph displays can be divided into a left and a right display.

| Left Bargraph Display             | Right Bargraph Display            |
|-----------------------------------|-----------------------------------|
| Mnemonic – Full Name              | Mnemonic – Full Name              |
|                                   |                                   |
| BERR – Bus Error                  | FC2 – Function Code 2             |
| AS – Address Strobe               | FC1 – Function Code 1             |
| HALT - Halt                       | FC0 – Function Code 0             |
| UDS – Upper Data Strobe           | BR – Bus Request                  |
| RESET – Reset                     | $\overline{BG}$ – Bus Grant       |
| LDS – Lower Data Strobe           | BGACK – Bus Grant Acknowledge     |
| DTACK – Data Transfer Acknowledge | IPL2 – Interrupt Priority Level 2 |
| $R/\overline{W}$ – Read / Write   | IPL1 – Interrupt Priority Level 1 |
| VPA – Valid Peripheral Address    | IPL0 – Interrupt Priority Level 0 |
| VMA – Valid Memory Address        | blank – not used                  |

Note that a bar over the signal name (e.g. AS), implies that the signal is asserted active low (voltage level: 0.0 to 0.8 Volts). Similarly, any signal without a bar over its name (i.e. FC2), is asserted active high (voltage level: 2.4 to 5.0 Volts). Also note that a signal can be denoted as active low by preceding its name with an asterisk (e.g. \*AS). This latter case is how active low signals are generally denoted throughout this manual.

When one of the LEDs on the bargraph display is lit, this implies that the signal is in its active state. The voltage level associated with the active state is dependent on whether the signal is active low or active high.

For example, if the LED for the \*AS signal is lit, this implies that the signal is asserted, and its voltage level is in the range of 0.0 to 0.8 Volts.

The one special case in the group is the R/\*W signal. When a MC68000 Read operation is taking place, the LED is lit, and the signal is asserted active high. When a MC68000 Write operation is taking place, the LED is off, and the signal is asserted active low.

The bargraph displays are always on regardless of whether the SANPER-1 ELU is in the "Free Run" or "Single Step" Mode.

## 3. System Expansion Board Connectors

There are two connectors on the Display Board which supply all the System Board signals to the System Expansion Board. The two connectors each contain 50 female pins, and are located in the bottom center of the Display Board.

There are two connectors on the System Expansion Board. These connectors each contain 50 male pins. The male connectors on the System Expansion Board interconnect with the female connectors on the Display Board.

#### 4. Front Panel Expansion Connectors

There are three connectors on the Display Board which allow the user to interface external hardware to the SANPER-1 ELU. Each of the connectors provides a certain set of signals. The top connector provides the MC68000 Address and Data Signals. The middle connector provides the MC68000 Control Signals, and the bottom connector provides the PIA Peripheral Bus Signals. Each of the connector scontains 40 male pins, and is designed to interconnect to a 40-pin female connector through a 40-pin ribbon cable.

The pinout for each of the three connectors is shown in Figure TBD.

If the student is using the Block Select Lines (labeled "BB-\*Q5" through "BB-\*Q8") to select their external hardware devices, then they must also design external circuitry

to generate a \*DTACK signal input to the MC68000 at the conclusion of the bus cycle.

## C. SYSTEM EXPANSION BOARD

The System Expansion Board is mounted to the front of the SANPER-1 ELU. It consists of a two solderless breadboard strips mounted to a printed circuit board. In addition to the providing the MC68000, MC68230, and MC6821 signals, it also provides the user with +5V DC and +5V DC return (ground) for supplying power to the external devices.

Each signal on the System Expansion Board is clearly marked. Figure TBD shows the location of each signal on the board.

The available signals are:

- MC68000 Address Lines: (A1 to A23)
- MC68000 Data Lines: (D0 to D15)
- MC68000 Asynchronous Bus Control Lines: (\*AS, \*UDS, \*LDS, R/\*W, \*DTACK)
- MC68000 Synchronous Bus Control Lines: (E, \*VPA, \*VMA)
- MC68000 Bus Arbitration Lines: (\*BR, \*BG, \*BGACK)
- MC68000 Function Code Lines: (FC2, FC1, FC0)
- MC68000 System Control Lines: (\*RESET, \*HALT, \*BERR, CLK)
- MC68000 Level 1 Interrupt and Int. Acknowledge Lines: (\*IRQ1, \*IACK1)
- System Board Block Select Lines: (\*Q5, \*Q6, \*Q7, \*Q8)
- MC68230 Timer Input: (TIN)
- MC6821 Peripheral Data Lines: (PA0 to PA7, PB0 to PB7)
- MC6821 Peripheral Control Lines: (CA1, CA2, CB1, CB2)

If the user has designed additional hardware on a separate solderless breadboard, he/she may interface their board to the SANPER-1 ELU through the use of the System Expansion Board. First the user must obtain several pieces of 26 AWG. solid telephone wire, and cut these pieces to an approximate 3" to 6" length. Then the user should strip 0.25" off each end of the wire. With the SANPER-1 ELU turned off, the user should insert one end of the wire into the System Expansion Board, and the other end into he/his own breadboard strip. The user should repeat this procedure until all connections are complete. Then the SANPER-1 ELU may be turned on.

## F. INTERNAL CABLING

Inside the SANPER-1 ELU there are several cables which serve to interface the System Board to the Display Board, the System Expansion Board, the back panel connectors, and a speaker.

## 1. Display and System Expansion Board Interfacing

a. Signals

There are two 40-pin ribbon cable assemblies that bring the 68000's Address, Data and Control signals out from the System Board to the Display Board. There is an additional 40-pin ribbon cable assembly that brings the PIA's peripheral lines out from the System Board to the Display Board.

b. Power

+5V DC power is supplied to the Display Board through a discrete two wire cable.

## 2. Back Panel Connector Interfacing

a. A/D and D/A Interfacing

There is one coaxial cable assembly that makes the System Board's D/A Converter output available to the user at the back of the lab unit.

There is another coaxial cable assembly that makes the System Board's A/D Converter input available to the user at the back of the lab unit.

## b. Audio Port Interfacing

There is one discrete wiring assembly that makes the System Board's audio input and output ports available to the user at the back of the lab unit.

## c. High Power Driver Interfacing

There are two discrete wiring assemblies which originate at the System Board and carry the high power driver outputs to an expansion bus bracket mounted on the back of the chassis.

## d. Serial and Parallel Port Interfacing

There is a ribbon cable assembly for each of the serial and parallel ports on the System Board. Specifically, here is one cable assembly for each of the three serial ports, the general purpose parallel port and the parallel printer port. All of these ports are available to the user at the back of the lab unit.

The serial ports are terminated in DB-25 plug connectors (male pins), and the parallel ports are terminated in DB-25 receptacle connectors (female pins).

3. Speaker Interfacing

Speech Synthesizer Interfacing

The System Board's speech synthesizer output is connected by means of a two-wire assembly to an 8 ohm speaker mounted on the front panel of the chassis.



FIGURE 1. FRONT VIEW OF SANPER-1 ELU

FIGURE 2. REAR VIEW OF SANPER-1 ELU





FIGURE 3. SANPER-1 ELU DISPLAY BOARD

FIGURE 4. SANPER-1 ELU SYSTEM BLOCK DIAGRAM





FIGURE 5. SANPER-1 BLOCK DIAGRAM

| STA      | 87 1     |                |        | 100   | ~      | -        | 10 1         | 7          | -          | -      |            |            | - 1            | = 1    | 71       | U.O.     | JON N    | 5 Gring | sn II  |        | SI                                      |
|----------|----------|----------------|--------|-------|--------|----------|--------------|------------|------------|--------|------------|------------|----------------|--------|----------|----------|----------|---------|--------|--------|-----------------------------------------|
|          | STAT     | STAT           | ⊒<br>⇒ | STEP  | 065    | 10       | SPEE         | Ale        | ACIA       | ACTA   | ACTA       | PI/T       | USER           | 15     | NOT      | U71)     | ANK      | BIATATI | PROM   | DESCRI | ANP                                     |
| TATIC    | TIC      | FIC            | CO     | PE    | 5      | C        | СН           | î          | Ŧ          | Ŧ      | #          | $\sim$     | m              | TOR"   | USE      | <u> </u> | -        | IC      | ×      | CRIP   | ER-                                     |
| RAM      | RF       | Rf             | ONVE   | R     |        | ONVERTER | YS           | 62)        | 3 (        | 2 (    | -          | 018)       | PROM           | -      | 0        | C        | -        | OT      | RE     |        | 1 5                                     |
| M        | AW       | AW             | ERTE   | MOTOR |        | RT       | YN.          |            | U21)       | (680   | U20)       | 5          | M              | PRO    |          | USER     | TUTOR    | THER    | SET    | DN     | ~                                       |
| B        | B        | B              | ER     |       |        | ER       | 2            |            | 5          | 9)     | 0          |            | (144)          | M      |          |          | DR       | m       | m      | SH.    | )-1                                     |
| BANK     | ANK      | ANK            | â      | S (   |        | ~        | 063          |            |            |        |            |            | , <del>+</del> | ( U4   |          | MEMORY   | SC       | XCEP    | XC     | 1      |                                         |
| Ŧ        | #        | #              | 066    | 90    |        | WORDY    | ~            |            |            |        |            |            | U70)           | ξ      |          | OR       | CRAT     | EPT     | EPT    | 1 0    | õ                                       |
| <u></u>  | $\omega$ | 2              | $\sim$ | 22    |        | RD)      | ~            | ~          | Ê          | $\sim$ | Ê          | ~          | 9              | 90     |          |          | гснра    | TION    | ION    | +      | RD                                      |
| ,8 H.N   | UH       | UH             |        | 00    | $\sim$ |          | 00           | 00         | VEN        | 00     | ٧E         | 00         |                | (β     |          |          | PAD      |         |        | 120    | ,                                       |
| 8        | ~        | , <sup>6</sup> | 2      | 0     | STE    | ADC      | 8            | D B        | M B        | D B    | N<br>B     | 8 O        |                |        |          |          | 0        | VEC     | VEC    | REV    |                                         |
| U74)     | U73      | U72            | WORDS  | ΒYΤ   | ATU    |          | 3YT          | 3YT        | ۲۲         | ۲۲     | TY         | ۲Y         |                |        |          |          | 5        | 10      | TOR    | -      |                                         |
| Ĵ        | Ξ I      | 0              | 0      | Ð     | (S     | U        | E            | E)         | E)         | Ð      | E          | Ð          |                |        |          |          |          | RS      | æ      | C      |                                         |
| 0        | 0        | 0              | 0      | 0     | 01     | 0        | 10           | 01         | 01         | 01     | 01         | 0          | 00             | 00     | 00       | 00       | 00       | 00      | 00     | A      | DATE                                    |
| 040000   | 0000     | 20000          | 10078  | 10075 | 10070  | 010072   | 1006         | 64001      | 10044      | 10041  | 10040      | 010000     | 000000         | 008000 | 004000   | 006000   | 00400    | 000008  | 000000 | ADDRE  | TE                                      |
| 00       | 00       | 00             | 78     | 75    | 70     | 72       | 61           | 6 h        | 44         | 44     | 04         | 00         | 00             | 00     | 00       | 00       | 00       | 80      | 00     | RES    |                                         |
|          | •        | 1              |        |       |        |          | 5 <b>1</b> 5 | 1          | 20         | 20     | 80         | 1          | '              |        | '        | •        | 1        | '       | '      | S      | 07/09/90                                |
| 04       | 60       | 02             |        |       |        | 10       | 01           | 01         | 0 1        | 0      | 01         | 01         | DOF            | 00     | 00       | 00       | 0008F    | 00      | 000007 | RANGE  | 60                                      |
| 04FF     | F        | FF             |        |       |        |          | 1 006F       | 004F       | 010046     | 6400   | 0042       | 003F       | FFF            | BFF    | 7FF      | 3FF      | DBE      | 0003F   | 000    | GE     | 06,                                     |
| FF       | ц<br>Ц   | ц.<br>Ц        |        | 1     |        |          | F            | Ŧ          | 6          | ώ      | 12         | Ŧ          | 1              | -TI    | TT       | 1        | 1        | 1       | 7      |        |                                         |
| 0        | 0        | 0              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 0              | 0      | 0        | 0        | 0        | 0       | 0      |        | A C                                     |
| 0        | 0        | 0              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 0              | 0      | 0        | 0        | 0        | 0       | 0      |        | A C                                     |
| 0        | 0        | 0              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 0              | 0      | 0 0      | 0        | 0        | 0       | 0      |        | AAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAAA |
| 0        | 0 0      | 0              | 0 0    | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 10         | 0              | 0      | 0        | 0        | 0        | 0       | 0      |        | + B                                     |
| -        | 0        | 0              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 0              | 0      | 0        | 0        | 0        | 0       | 0      | 0 -    | + D                                     |
| 0        | -        | -              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 0              | 0      | 0        | 0        | 0        | 0       | 0      | 1-1-   | ÷ Ð                                     |
| 0        | -        | 0              | -      | -     | -      | -        | -            | -          | -          | -      | -          | -          | 0              | 0      | 0        | 0        | 0        | 0       | 0      |        | ÷ Ð                                     |
| $\times$ | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | -              | -      | 0        | 0        | 0        | 0       | 0      |        | + A<br>+ A                              |
| $\times$ | ×        | ×              | 0      | 0     |        | 0        | 0            | 0          | 0          | 0      | 0          |            | ×              |        | ×        |          | 0        | 10      | 10     | 11     | + A                                     |
| ××       | ×        | ××             | 0 0    | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | 1×             | ×      | ×        | ×        | 0        | 0       | 0      |        | + P                                     |
| ×        | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | ×              | ×      | ×        | -        | ×        | 0       | 0      |        | ÷ P                                     |
| ×        | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | ×              | ×      | ×        | ×        | ×        | 0       | 0      |        | ÷ Ð                                     |
| ×        | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | ×              | ×      | ×        | ×        | 0        | ×       | 0      | 0:     |                                         |
| $\times$ | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | 0          | 0      | 0          | 0          | ×              | ×      | ×        | -        | 0        | ×       | 0      | 87     |                                         |
| ×        | ×        | ×              | 0      | 0     | 0      | 0        | 0            |            | 0          | 0      | 0          | 0          | ×              | ××     | ×        | ××       | ×        | ×       | 0      | 6      |                                         |
| ××       | ××       | ××             | -      | -     |        | -        | -            | 0          | 0          | 0      | 0          | X          | ×              | ×      | ×        | ×        | ×        | ×       | 0      | 01:    |                                         |
| ×        | ×        | ×              | -      | -     | -      | -        | 0            | 0          | 0          | 0      | 0          | ×          | ×              | ×      | ×        | ×        | ×        | ×       | 0      |        | P                                       |
| X        | ×        | ×              | -      | 0     | 0      | 0        | ×            | -          | 0          | 0      | 0          | ×          | ×              | ×      | ×        | ×        | ×        | -       | 0      | ω      | Ð                                       |
| ×        | ×        | ×              | 0      | -     | 0      | 0        | ×            | ×          | -          | 0      | 0          | ×          | ×              | ×      | ×        | ×        | ×        | ×       | ×      | N:     | Ð                                       |
| ×        | ×        | ×              | 0      | 0     | 0      | -        | ×            | ×          | ×          | ×      | ×          | ×          | ×              | ×      | ×        | ×        | ×        | ×       | ×      | - :    |                                         |
| ×        | ×        | ×              | 0      | -     | 0      | 0        | -            | -          | 0          | -      | 0          | -          | ×              | ×      | ×        | ×        | ×        | ×       | ×      |        |                                         |
| 1V       | ×        | ×              | 0      | 0     | 0      | 0        | 0            | 0          | -          | 0      | -          | 0          | ×              | ×      | ×        | ×        | ×        | X       | ×      |        | R                                       |
| $\times$ | 1        |                |        | 0     | 1      | 10       | $i \times$   | $1 \times$ | $1 \times$ | $\sim$ | $  \times$ | $1 \times$ | -              | -      | $\times$ | $\times$ | $\times$ | 1 15    | _      | 11 -   |                                         |

(##) = For User Data Display

| 67 | ÷ | <b>ਸ਼</b> : |
|----|---|-------------|
|    |   |             |

| · · · ·  | <del></del> | 1                 |               |          | <del></del> |                     | ;       |                    | i       |                                             | 1                                       |                                                          |                                                |                                       |
|----------|-------------|-------------------|---------------|----------|-------------|---------------------|---------|--------------------|---------|---------------------------------------------|-----------------------------------------|----------------------------------------------------------|------------------------------------------------|---------------------------------------|
| ala B    | vs =        | N                 |               | N        | INT         | RE                  | SU      | RE                 | USE     | OR<br>OR                                    | 0<br>P<br>R<br>P<br>R                   | 2 3 4 ×                                                  | $\sim \pi \pi$                                 | SANPER-<br>MEMORY<br>DESCRIF          |
| =        |             | =                 | -             | =        | =           | 10                  | ER      | 0                  | ER      | so                                          | 0 0 0                                   | o s                                                      | 00                                             | SMZ                                   |
|          | _           |                   | .!            | _        | _           | REDUNDANT           |         | REDUNDANT          | !       | TEM EXP<br>NT PANE<br>RIBBON                |                                         | TEM EX<br>NT PAN<br>RIBBON                               |                                                | PER-1 SY<br>ORY MAP<br>CRIPTION       |
| USED     | EXP         |                   |               | EX       | EXPANSION   | B                   | DATA    | IAC                | 0010    | Ber                                         | BOP                                     | <u>ар</u>                                                | N EXPAN<br>PANEL<br>BON CF                     | Р<br>ТР<br>ТР<br>ТР                   |
|          | P A         |                   |               | P A      | A d         | Z                   | T A     | Z                  | A L     | A N N N N N N N N N N N N N N N N N N N     | NUN                                     | N N N                                                    | NNN                                            | H SY<br>MAP<br>TION                   |
|          | NS NS       | N S               | 5             | NS       | NS          | ×                   |         | Ξ                  | D       | E XPAI<br>PANEL<br>BON CI                   | E<br>C<br>C<br>E                        | PA                                                       |                                                | DN SY:                                |
|          | ANSTON      | HNSIUN            | -             | XPANSION | 0           | AP                  | s I     | AP                 | S I     | PZ                                          | A<br>B<br>NS<br>NS                      | HB NS                                                    | 12002                                          | STEM                                  |
|          | Z           | +                 |               |          | 1           | MAPPING             | DISPLAY | MAPPING            | DISPLAY | XPANSION<br>NEL BREA<br>N CABLE             | A EXPANSION<br>PANEL BREA<br>3BON CABLE | L R O                                                    | NEL BREAD                                      | (STEM<br>(SH.                         |
|          | SAB         | 508               | 2             | BUS      | SNB         | NO                  | ΥĤ      | NC                 | ΗY      | Р<br>С Р<br>С                               | e N N N N N N N N N N N N N N N N N N N | e no                 | c B Z                                          | 1                                     |
|          | SI          | i   7             | 5             | S        | S           | ~                   | $\sim$  |                    | $\sim$  |                                             | ON BO                                   |                                                          | C BB<br>O NNI                                  | A O A                                 |
|          | l ê         |                   |               | <b>?</b> | Ê           | -+                  | 2       | *                  | -       | S I ON ( BB- +)<br>BREADBOARD<br>BLE CONNEC | NA PR                                   | EXPANSION (BB- +<br>PANEL BREADBOARD<br>BON CABLE CONNEC | ION (BB-‡Q5)<br>READBOARD STR<br>LE CONNECTORS | 80ARD<br>2 °f                         |
|          | ×           |                   | <             | EX-      | EX-         | •                   | M.C     | Ű                  | ۲s      | +08)<br>10 ST<br>10 ST<br>10 CT 0R          |                                         |                                                          |                                                | $\sim 2$                              |
|          | 1           |                   |               | •        |             |                     | WSD°)   |                    | ŝŪŝ     | Q8)<br>STR<br>TORS                          | STR<br>ORS                              | 050                                                      | OF SI                                          | REV                                   |
|          | (+ I D+     | *U13)             |               | +Q12     | ŧ011)       |                     | Ű       |                    | Ű       | 8) VI<br>STRIP<br>ORS                       | 7) V<br>STRI<br>ORS                     | - <b>‡Q6</b> ) VI<br>RD STRIF<br>ECTORS                  |                                                | <                                     |
|          | t t         | 10                |               | 3        |             |                     |         |                    |         |                                             |                                         | u 🗸                                                      |                                                |                                       |
|          |             |                   |               |          |             |                     |         |                    |         | A                                           | P                                       | Ĥ                                                        |                                                | S                                     |
|          |             |                   | Ţ             |          |             |                     |         |                    |         | ~                                           |                                         | ~                                                        | _                                              |                                       |
|          |             |                   |               | 00000    | 080000      | 0 A O O O 2         | 0 00000 | )6 O               | 000060  | 000080                                      | 070                                     | 060000                                                   | 050000                                         |                                       |
| 8        | FOOOD       | 3   3             | 3             | 8        | 00          | 00                  | 00      | 20002              | 00      | 00                                          | 70000                                   | 00                                                       | 00                                             | ADDRE                                 |
|          | 2 0         |                   | 3             | 00       | 00          | 02                  | 00      | 02                 | 00      | 00                                          | 00                                      | 00                                                       | 00                                             | m                                     |
| 1        | .           |                   |               | ,        |             | т                   |         | ,                  |         | I                                           |                                         |                                                          | г                                              | 07/09/90<br>SS RANCE                  |
| -        |             |                   | -             | 00       | 0           | 0                   |         | 60                 |         | 0                                           | 0                                       | 0                                                        | 0                                              | B Ò                                   |
|          | 1 1 -       | 1 1 7             |               |          | OBFFF       | OAFFF               |         | 9 F F              |         | 08FFFF                                      | 07F                                     | 06FFF                                                    | 05FFFF                                         | 0979<br>RANC                          |
|          | דוו         | 1 7               |               | T        |             |                     |         |                    |         | T<br>T                                      | FFF                                     |                                                          |                                                | 90<br>GE                              |
| <b>T</b> |             | ד   ו             | ן יי          |          | חר          | Т                   |         |                    |         | Т                                           |                                         | нт                                                       | וד                                             |                                       |
|          | ;           | ,                 | 5             |          | 0           | 0                   | 0       | 0                  | 0       | 0                                           | 0                                       | e                                                        | 0                                              | ωνэ                                   |
| ×        |             | ,                 | 5             | 0        | 0           | 0                   | 0       | 0                  | 0       | 0                                           | 0                                       | 0                                                        | 0                                              | NNB                                   |
| ×        |             | ,                 | 5             | 0        | 0           | 0                   | 0       | 0                  | 0       | 0                                           | 0                                       | 0                                                        | 0                                              | <b>→</b> N B                          |
| ×        | ( C         |                   | 2             | 0        | 0           | 0                   | 0       | 0                  | 0       | 0                                           | 0                                       | 0                                                        | 0                                              | ONB                                   |
|          |             |                   | -             | -        | -           | 1                   | 1       | -                  | 1       |                                             | 0                                       | 0                                                        | 0                                              | G → Đ                                 |
|          |             | -   -             | -             |          | 0           | 0                   | 0       | 0                  | 0       | 0                                           | -                                       | -                                                        | -                                              | $\infty \rightarrow \Im$              |
|          |             | - 0               | 2             | 0        | -           | 4                   | -       | 0                  | 0       | 0                                           |                                         | -                                                        | 0                                              | レーロ                                   |
| -        |             | >                 | ~             | 0        |             | 0                   | 0       | -                  | -       | 0                                           | -                                       | 0                                                        |                                                | <b>0 → ⇒</b>                          |
| Ň        |             | _                 | <             | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | × ×                                                      | ×                                              |                                       |
|          | <u>_</u>    |                   | <u>&lt;  </u> | ×        | ××          | ××                  | 0       | ××                 | 0       | ×                                           | ××××                                    | ×                                                        | ×××××××××××××××××××××××××××××××××××××××        |                                       |
| XXX      |             |                   | <  <br><      | ×<br>×   | ×           | $\overline{\times}$ | 0       | $\widehat{\times}$ |         |                                             | ×                                       | ×                                                        | ×                                              |                                       |
|          |             |                   | _             | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | $\rightarrow \rightarrow \mathcal{P}$ |
|          |             |                   | $\frac{1}{2}$ | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | 0→⊅                                   |
| ×        | _           |                   | ~ †           | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | <del>د</del> و                        |
|          | <hr/>       | ~   >             | <             | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | ωÐ                                    |
|          |             |                   | <             | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | A L                                   |
| ×        | < >         | < >               | <             | ×        | ×           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | <u>б</u> Э                            |
| ×        |             | ( )>              | <             | ×        | ×           | $\times$            | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | с гу                                  |
|          |             | <   >             | <             | ×        | X           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | 4 7                                   |
|          | < >         | $\langle \rangle$ | <             | Х        | X           | ×                   | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | ωÐ                                    |
|          | < ×         |                   | <             | ×        | ×           | $\times$            | 0       | ×                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | NB                                    |
|          | <   >       | :   >             | <             | ×        | ×           | -                   | 0       | -                  | 0       | ×                                           | ×                                       | ×                                                        | ×                                              | → <b>Э</b>                            |
|          | _           |                   | <             | ×        | ×           | ×                   | ×       | ×                  | ×       | ×                                           | ×                                       | ×                                                        | ×                                              | SOC                                   |
| >        |             | <   >             | <             | ×        | $\times$    | $ \times$           | ×       | $\times$           | ×       | × –                                         | ×                                       | ×                                                        | ×                                              | SOL                                   |
| 1 >      | <   >       | <   >             | <             | ×        | $\times$    | 0 1                 | 0 1     | 0 1                | 0 1     | × ×                                         | ××                                      | ×××                                                      | ×                                              | $\Sigma \setminus D$                  |
| :¦       | < >         | $\langle \rangle$ |               |          |             |                     |         |                    |         |                                             |                                         |                                                          | $: \times$                                     | 二日 開入                                 |

FIGURE 2. REAR VIEW OF SANPER-1 ELU



SANPER - 24





SANPER - 27

PINOUTS FOR THE THREE RIBBON CABLE CONNECTORS ON THE FRONT PANEL OF THE SANFER-1 EDUCATIONAL LAB UNIT

FRONT VIEW OF EACH CONNECTOR

| 39 | 37 | 35 | 33 | 31 | 29 | · · · · | 11 | 9  | 7 | 5 | З | 1 |
|----|----|----|----|----|----|---------|----|----|---|---|---|---|
| 40 | 38 | 36 | 34 | 32 | 30 | • • •   | 12 | 10 | 8 | 6 | 4 | 2 |

|             |                    | CONNECTOR NAME |      |  |  |  |  |  |  |
|-------------|--------------------|----------------|------|--|--|--|--|--|--|
| F'IN<br>NO. | ADDR.<br>&<br>DATA | CONTROL        | PIA  |  |  |  |  |  |  |
| 1           | A1                 | *AS            | CA1  |  |  |  |  |  |  |
| З           | A2                 | *UDS           | CAE  |  |  |  |  |  |  |
| 5           | АЗ                 | *LDS           | PAØ  |  |  |  |  |  |  |
| 7           | A4                 | R/*W           | PA1  |  |  |  |  |  |  |
| 9           | A5                 |                | PAS  |  |  |  |  |  |  |
| 11          | A6                 | FCØ            | PA3  |  |  |  |  |  |  |
| 13          | A7                 | FC1            | FA4  |  |  |  |  |  |  |
| 15          | AB                 | FC2            | PA5  |  |  |  |  |  |  |
| 17          | A9                 |                | PA6  |  |  |  |  |  |  |
| 19          | A10                | *RESET         | PA7  |  |  |  |  |  |  |
| 21          | A11                |                | CB1  |  |  |  |  |  |  |
| 23          | A12                | *BR            | CB2  |  |  |  |  |  |  |
| 25          | A13                | *BG            | PBØ  |  |  |  |  |  |  |
| 27          | A14                | *BGACK         | PB1  |  |  |  |  |  |  |
| 29          | A15                | *VMA           | PB2  |  |  |  |  |  |  |
| 31          | A16                |                | PB3  |  |  |  |  |  |  |
| 33          | A17                | *BERR          | PB4  |  |  |  |  |  |  |
| 35          | A18                | *HALT          | PB5  |  |  |  |  |  |  |
| 37          | A19                |                | F'B6 |  |  |  |  |  |  |
| 39          | A20                |                | PB7  |  |  |  |  |  |  |

|             | C01                | NECTOR NAME | Ξ   |
|-------------|--------------------|-------------|-----|
| F'IN<br>NO. | ADDR.<br>&<br>DATA | CONTROL     | PIA |
| 2           | AZ1                | ±           | GND |
| 4           | ABB                |             | GND |
| 6           | A23                |             | GND |
| 8           |                    | *IRQ1       | GND |
| 10          | DØ                 | *IACK1      | GND |
| 12          | D1                 | *Q5         | GND |
| 14          | DE                 | *Q6         | GND |
| 16          | DB                 | *Q7         | GND |
| 18          | D4                 | *Q8         | GND |
| 20          | DS                 |             | GND |
| 22          | D6                 |             | GND |
| 24          | D7                 | E           | GND |
| 26          | DB                 | CLK         | GND |
| 28          | D9                 |             | GND |
| 30          | D1Ø                | TIN         | GND |
| 32          | D11                | *DTACK      | GND |
| 34          | D12                | *V₽'A       | GND |
| 36          | D13                |             | GND |
| 38          | D14                |             | GND |
| 40          | D15                |             | GND |

Saniie & Perich

SANPER - 30

| PINO       | UTS FOR T | THE THREE RI<br>OF THE SAM |         |        |            |           |            | PANEL |
|------------|-----------|----------------------------|---------|--------|------------|-----------|------------|-------|
|            |           | FRONT                      | VIEW    | OF EAC | H CONN     | ECTOR     |            |       |
|            | 39        | 37 35 33                   | 31      | 29     | . 11       | 97        | 531        |       |
|            | 40        | 38 36 34                   | 32 -    | 30     | . 12       | 10 8      | 642        |       |
|            | <u> </u>  |                            | <u></u> |        |            |           | <u></u>    |       |
|            | COM       | NNECTOR NAME               | Ξ       | ]      |            | CON       | NECTOR NAM | E     |
|            | ADDR.     |                            |         |        |            | ADDR.     |            |       |
| PIN<br>NO. | &<br>DATA | CONTROL                    | PIA     |        | ΡΊΝ<br>NO. | &<br>DATA | CONTROL    | PIA   |
| 1          | A1        | *AS                        | CA1     |        | 2          | A21       |            | GND   |
| 3          | A2        | *UDS                       | CAS     |        | 4          | A22       |            | GND   |
| 5          | A3        | *LDS                       | PAØ     | 1      | 6          | A23       |            | GND   |
| 7          | A4        | R/*W                       | PA1     |        | 8          |           | ¥IRQ1      | GND   |
| 9          | A5        |                            | PA2     |        | 10         | DØ        | *IACK1     | GND   |
| 11         | À6        | FCØ                        | PA3     |        | 12         | D1        | *Q5        | GND   |
| 13         | A7        | FC1                        | FA4     | -      | 14         | D2        | *Q6        | GND   |
| 15         | A8        | FC2                        | PA5     |        | 16         | D3        | *Q7        | GND   |
| 17         | A9        |                            | PA6     |        | 18         | D4        | *Q8        | GND   |
| 19         | A10       | *RESET                     | PA7     | ]      | 20         | D5        |            | GND   |
| 21         | A11       |                            | CB1     | ]      | 55         | D6        |            | GND   |
| 23         | A12       | *BR                        | CBS     |        | 24         | D7        | E          | GND   |
| 25         | A13       | *BG                        | PBØ     | ]      | 26         | DB        | CLK        | GND   |
| 27         | A14       | *BGACK                     | PB1     |        | 28         | D9        |            | GND   |
| 29         | A15       | *VMA                       | PB2     |        | 30         | D10       | TIN        | GND   |
| 31         | A16       |                            | PB3     | ]      | 32         | D11       | *DTACK     | GND   |
| 33         | A17       | *BERR                      | PB4     | ]      | 34         | D12       | *VPA       | GND   |
| 35         | A18       | *HALT                      | PB5     | ]      | 36         | D13       |            | GND   |
| 37         | A19       |                            | F'B6    |        | 38         | D14       |            | GND   |
| 39         | A20       |                            | PB7     |        | 40         | D15       |            | GND   |