## EXPERIMENT \#9

## DIGITAL-TO-ANALOG (D/A) CONVERSION

### 1.0 Purpose

The purpose of this experiment is to introduce the student to the concepts and principles of Digital-to-Analog (D/A) conversion.

### 2.0 Component Requirements

Quantity Description (incl. Mfr.; Mfr. Part No.)<br>1 8-bit D/A Converter; National or Motorola; DAC0808 or MC1408P8<br>1 Op-amp; National; LM741<br>Misc. Capacitors<br>Misc. Resistors

### 3.0 Background

The National Semiconductor DAC0808 is a eight bit monolithic digital-to-analog converter (DAC) chip. This IC will be used to study qualitatively some aspects of digital-to-analog conversion. When referring to DACs, one includes not only the actual conversion circuitry, but also any interfacing circuitry between the microprocessor system and the D/A conversion circuit, and between the conversion circuit and the output connectors. From now on, and D/A circuit using the DAC0808 to produce an analog output will be referred to as a DAC.

DACs can be used in many applications: in digital storage oscilloscopes, as computer outputs to process control systems, as the heart of an Analog-to-Digital Converter, and so on. A DAC may be characterized by any of the following parameters: the number of bits used, the output voltage/current range(s), settling time, and linearities.

DACs are available in several bit configurations: 8,10 , and 12 -bit DACs are the most commonly used. Typically, an 8 -bit DAC would be used for a process control application (such as controlling a valve's position), whereas the higher resolution DACs would be used for such applications as implementing an Analog-to-Digital converter for research.
The resolution of a DAC (assuming a unipolar voltage output) is its full-scale voltage divided by the number of states its holding register can have. An 8 -bit DAC will thus have a resolution of VFS/ 256 volts (where VFS is its Full Scale Output Voltage).

DACs can be obtained with bipolar outputs, and these can be achieved in several different ways. One way is to take the output of the DAC and add an opposite polarity offset to it. Such an offset would usually be under computer control so that the DAC could be switched from unipolar to bipolar mode (and vice versa) at will.

Settling time is defined to be the time elapsed from the application of a full-scale step input to a circuit, to the time when the output has entered and remained within a specified error band around its final value. Settling time for a DAC is typically around 150 to 200 ns. The primary importance of settling time is in determining the upper conversion frequency for reliable operation.

Non-linearity is a problem that is very difficult to compensate for because it cannot be eliminated by user adjustment. Careful fabrication and laser trimming of internal resistor networks is used to minimize non-linearity.

### 4.0 Statement of Problem

In this experiment the student will use a $\mathrm{D} / \mathrm{A}$ converter to generate three analog waveforms using digital means. The three waveforms will be a square wave, a sawtooth wave, and a sine wave.

### 5.0 Preliminary Assignment

1. Design the hardware to interface the PIA on the SANPER-1 System Board, to your external DAC. Refer to Figure 9.0 and to the SANPER-1 Memory Map.
2. Implement your hardware design on a breadboard strip.
3. Write a subroutine to initialize the SANPER-1 PIA as follows:

- Port A lines (PA0 to PA7) are outputs
- *IRQA interrupt disabled

4. Write a subroutine to continually accept a two digit hexadecimal value (range: $\$ 00$ to \$FF) from the terminal and output it to the DAC. Use Peripheral Data Register A of the PIA as the DAC's holding register.
5. Write a subroutine to generate a variable frequency square wave of fixed amplitude. The subroutine should alternately clear and load \$FF into the DACs holding register, which in this case is the PIA's Peripheral Data Register A. The frequency will be determined by a "wait" loop. The delay time will be loaded in from the terminal (you may use TUTOR's Trap \#14 Handler for I/O to the terminal).
6. Write a subroutine to implement a sawtooth wave generator. The input to the DAC should increment from $\$ 00$ to $\$ F F$ (one count at a time) and then immediately return back to $\$ 00$. You must incorporate a wait loop (for use in incrementing the count) whose delay time can be easily varied. Use the PIA's Peripheral Data Register A as the DAC's holding register.
7. DACs are often used for digital synthesis of other not so easily generated functions; for example, synthesis of a sine wave. If the function is periodic, the usual method is to store the sample values for the first quadrant in a look-up table, and then use this table to generate all four quadrants. Write a subroutine that uses a look-up table to generate a sine wave approximation. The entire wave is to have 128 samples, and the waveforms amplitude is to range from $\$ 00$ to $\$ F F$. When generating the look-up table values, be sure that the error between the true sine wave and your integer sample is minimized for each point (you can do this by rounding the integer value up or down). Once again, use the PIA's Peripheral Data Register A as the DAC's holding register.

### 6.0 Procedure

1. Interface your breadboard strip to the SANPER-1 Educational Lab Unit. Keep the wiring as short and neat as possible.
2. Obtain an oscilloscope, and connect an oscilloscope probe to the DAC's output.
3. Execute the subroutine from Prelim \#4. Enter the following values at the terminal and record the corresponding DAC output voltage: $3,8, \mathrm{C}, \mathrm{F}$.

Enter a value of 0 , and observe the output. You may notice that a slight voltage (in the millivolt range) is present. This voltage is referred to as the "Offset Error". Make sure this error is not introduced by your oscilloscope (zero the scope). Record this offset voltage.
4. Execute the subroutine from Prelim \#5. Observe and record the output waveform on the oscilloscope. Record its frequency. The op amp in your circuit is a low frequency device, and thus the settling time should be visible on the oscilloscope. Be especially careful when recording the waveform about the transition points. You may see "glitches" that occur whenever the DAC's bits do not change simultaneously. This phenomenon is analogous to the "race" condition in digital circuits.
5. Execute the subroutine from Prelim \#6. Observe and record the output waveform. Record its frequency. If you see any non-linearities, make sure they are recorded in your sketch. Observe the output as the holding register changes from $\$ \mathrm{FF}$ to $\$ 00$. At the terminal, increase and decrease the waveform's frequency. Record your results and explain your answer.
6. Execute the subroutine of Prelim \#7. Observe and record the output waveform. Record its frequency. Construct a simple low pass filter (use an RC network), and filter the waveform. Carefully sketch the new waveform, and record any anomalies you may observe.
7. Demonstrate to your Lab Instructor that Procedures \#4, \#5, and \#6 are functioning correctly.

NOTE: Keep your hardware implementation intact. You will be using this same hardware for Experiment \#10.

### 7.0 Discussion

Submit the following to your Lab Instructor as a Final Report:

1. A schematic diagram of your hardware design.
2. Commented versions of all your subroutines.
3. The voltage readings from Procedure \#3.
4. Discussion and drawings of the waveforms from Procedures \#4, \#5, and \#6.
5. Can the DAC used in this experiment be directly interfaced to the MC68000 bus? Explain your answer.

(SAMPLE DESIGN)

FIG 9.0


## MC1408-8 <br> 8-bit multiplying D/A converter

Product data
Supersedes data of 1994 Aug 31
File under Integrated Circuits, IC11 Handbook

## DESCRIPTION

The MC1408-8 is an 8-bit monolithic digital-to-analog converter which provides high-speed performance with low cost. It is designed for use where the output current is a linear product of an 8 -bit digital word and an analog reference voltage.

## FEATURES

- Fast settling time: 70 ns (typ)
- Relative accuracy $\pm 0.19 \%$ (max error)
- Non-inverting digital inputs are TTL and CMOS compatible
- High-speed multiplying rate $4.0 \mathrm{~mA} / \mu \mathrm{s}$ (input slew)
- Output voltage swing +0.5 V to -5.0 V
- Standard supply voltages +5.0 V and -5.0 V to -15 V


## APPLICATIONS

- Tracking A-to-D converters
- 2 1/2-digit panel meters and DVMs
- Waveform synthesis
- Sample-and-Hold
- Peak detector
- Programmable gain and attenuation
- CRT character generation
- Audio digitizing and decoding
- Programmable power supplies
- Analog-digital multiplication
- Digital-digital multiplication
- Analog-digital division
- Digital addition and subtraction
- Speech compression and expansion
- Stepping motor drive modems
- Servo motor and pen drivers


## ORDERING INFORMATION

| DESCRIPTION | TEMPERATURE RANGE | ORDER CODE | DWG \# |
| :--- | :---: | :---: | :---: |
| 16 -Pin Plastic Dual In-Line Package (DIP) | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | MC1408-8N | SOT38-4 |
| 16 -Pin Small Outline (SO) Package | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | $\mathrm{MC} 1408-8 \mathrm{D}$ | SOT109-1 |

## BLOCK DIAGRAM



Figure 2. Block Diagram

## CIRCUIT DESCRIPTION

The MC1408-8 consists of a reference current amplifier, an R-2R ladder, and 8 high-speed current switches. For many applications, only a reference resistor and reference voltage need be added.
The switches are non-inverting in operation; therefore, a high state on the input turns on the specified output current component.
The switch uses current steering for high speed, and a termination amplifier consisting of an active load gain stage with unity gain
feedback. The termination amplifier holds the parasitic capacitance of the ladder at a constant voltage during switching, and provides a low impedance termination of equal voltage for all legs of the ladder.
The R-2R ladder divides the reference amplifier current into binary-related components, which are fed to the remainder current which is equal to the least significant bit. This current is shunted to ground, and the maximum output current is 255/256 of the reference amplifier current, or 1.992 mA for a 2.0 mA reference amplifier current if the NPN current source pair is perfectly matched.

## ABSOLUTE MAXIMUM RATINGS

| SYMBOL | PARAMETER | RATING | UNIT |
| :--- | :--- | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Positive power supply voltage | +5.5 | V |
| $\mathrm{~V}_{\mathrm{EE}}$ | Negative power supply voltage | -16.5 | V |
| $\mathrm{~V}_{5}-\mathrm{V}_{12}$ | Digital input voltage | 0 to $\mathrm{V}_{\mathrm{CC}}$ | V |
| $\mathrm{V}_{\mathrm{O}}$ | Applied output voltage | -5.2 to +18 | V |
| $\mathrm{I}_{14}$ | Reference current | 5.0 | mA |
| $\mathrm{~V}_{14}, \mathrm{~V}_{15}$ | Reference amplifier inputs | $\mathrm{V}_{\mathrm{EE}}$ to $\mathrm{V}_{\mathrm{CC}}$ |  |
| P | Maximum power dissipation, $\mathrm{T}_{\text {amb }}=25^{\circ} \mathrm{C}(\text { still-air })^{1}$ <br> N package <br> D package | 1450 | 1080 |

## NOTES:

1. Derate above $25^{\circ} \mathrm{C}$, at the following rates:

N package at $11.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$;
D package at $8.6 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$

## DC ELECTRICAL CHARACTERISTICS

Pin 3 must be 3 V more negative than the potential to which $\mathrm{R}_{15}$ is returned. $\mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{EE}}=-15 \mathrm{~V}_{\mathrm{DC}}, \mathrm{V}_{\mathrm{REF}} / \mathrm{R}_{14}=2.0 \mathrm{~mA}$ unless otherwise specified. $\mathrm{T}_{\mathrm{amb}}=0^{\circ} \mathrm{C}$ to $75^{\circ} \mathrm{C}$, unless otherwise noted.

| SYMBOL | PARAMETER | TEST CONDITIONS | MC1408-8 |  |  | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Min | Typ | Max |  |
| $\mathrm{E}_{\mathrm{r}}$ | Relative accuracy | Error relative to full-scale $\mathrm{I}_{\mathrm{O}}$, Figure 6 |  |  | $\pm 0.19$ | \% |
| ts | Settling time ${ }^{1}$ | To within $1 / 2$ LSB, includes $t_{\text {PLH; }}$ $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$, Figure 7 |  | 70 |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{PLH}} \\ & \mathrm{t}_{\mathrm{PH}} \end{aligned}$ | Propagation delay time Low-to-High High-to-Low | $\mathrm{T}_{\text {amb }}=+25^{\circ} \mathrm{C}$, Figure 7 |  | 35 | 100 | ns |
| $\mathrm{TCl}_{\mathrm{O}}$ | Output full-scale current drift |  |  | -20 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \\ & \mathrm{~V}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Digital input logic level (MSB) High <br> Low | Figure 8 | 2.0 |  | 0.8 | $V_{D C}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \hline \end{aligned}$ | Digital input current (MSB) <br> High <br> Low | Figure 8 $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=5.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IL}}=0.8 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0 \\ -0.4 \end{gathered}$ | $\begin{array}{r} 0.04 \\ -0.8 \\ \hline \end{array}$ | mA |
| $\mathrm{I}_{15}$ | Reference input bias current | Pin 15, Figure 8 |  | -1.0 | -5.0 | $\mu \mathrm{A}$ |
| Ior | Output current range | $\begin{gathered} \text { Figure } 8 \\ \mathrm{~V}_{\mathrm{EE}}=-5.0 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{EE}}=-7.0 \mathrm{~V} \text { to }-15 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 2.1 \\ & 4.2 \\ & \hline \end{aligned}$ | mA |
| lo <br> $\mathrm{l}_{\mathrm{O}(\text { min })}$ | Output current <br> Off-state | $\begin{gathered} \text { Figure } 8 \\ \mathrm{~V}_{\mathrm{REF}}=2.000 \mathrm{~V}, \\ \mathrm{R} 14=1000 \Omega \\ \text { All bits low } \end{gathered}$ | 1.9 | $\begin{gathered} 1.99 \\ 0 \end{gathered}$ | $\begin{aligned} & 2.1 \\ & 4.0 \end{aligned}$ | mA <br> $\mu \mathrm{A}$ |
| $\mathrm{V}_{0}$ | Output voltage compliance | $\begin{gathered} \mathrm{E}_{\mathrm{r}} \leq 0.19 \% \text { at } \\ \mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}, \text { Figure } 8 \\ \mathrm{~V}_{\mathrm{EE}}=-5 \mathrm{~V} \\ \mathrm{~V}_{\mathrm{EE}} \text { below }-10 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} -0.6 \\ +10 \\ -5.5, \\ +10 \end{gathered}$ | $\begin{aligned} & -0.55 \\ & +0.5 \\ & -5.0 \\ & +0.5 \end{aligned}$ | $V_{D C}$ |
| SRIREF | Reference current slew rate | Figure 9 |  | 8.0 |  | $\mathrm{mA} / \mu \mathrm{s}$ |
| PSRR(-) | Output current power supply sensitivity | $\mathrm{I}_{\text {REF }}=1 \mathrm{~mA}$ |  | 0.5 | 2.7 | $\mu \mathrm{A} / \mathrm{V}$ |
| $\begin{aligned} & \mathrm{I}_{\mathrm{CC}} \\ & \mathrm{I}_{\mathrm{EE}} \\ & \hline \end{aligned}$ | Power supply current Positive Negative | All bits low, Figure 8 |  | $\begin{aligned} & +2.5 \\ & -6.5 \\ & \hline \end{aligned}$ | $\begin{aligned} & +22 \\ & -13 \\ & \hline \end{aligned}$ | mA |
| $\begin{aligned} & \mathrm{V}_{\mathrm{CCR}} \\ & \mathrm{~V}_{\mathrm{EER}} \end{aligned}$ | Power supply voltage range Positive Negative | $\mathrm{T}_{\mathrm{amb}}=+25^{\circ} \mathrm{C}$, Figure 8 | $\begin{aligned} & +4.5 \\ & -4.5 \end{aligned}$ | $\begin{aligned} & +5.0 \\ & -15 \end{aligned}$ | $\begin{array}{r} +5.5 \\ -16.5 \end{array}$ | $V_{D C}$ |
| $P_{\text {D }}$ | Power dissipation | All bits low, Figure 8 $\mathrm{V}_{\mathrm{EE}}=-5.0 \mathrm{~V}_{\mathrm{DC}}$ $V_{E E}=-15.0 V_{D C}$ |  | $\begin{gathered} 34 \\ 110 \\ \hline \end{gathered}$ | $\begin{aligned} & 170 \\ & 305 \end{aligned}$ | mW |

## NOTES:

1. All bits switched.

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 3. Typical Performance Characteristics

## FUNCTIONAL DESCRIPTION

## Reference Amplifier Drive and Compensation

The reference amplifier input current must always flow into Pin 14. regardless of the setup method or reference supply voltage polarity.
Connections for a positive reference voltage are shown in Figure 4. The reference voltage source supplies the full reference current. For bipolar reference signals, as in the multiplying mode, $\mathrm{R}_{15}$ can be tied to a negative voltage corresponding to the minimum input level. $\mathrm{R}_{15}$ may be eliminated and Pin 15 grounded, with only a small sacrifice in accuracy and temperature drift.


Figure 4. Positive $\mathrm{V}_{\mathrm{REF}}$

The compensation capacitor value must be increased with increasing values of $R_{14}$ to maintain proper phase margin. For $R_{14}$ values of $1.0,2.5$, and $5.0 \mathrm{k} \Omega$, minimum capacitor values are 15,37 , and 75 pF . The capacitor may be tied to either $\mathrm{V}_{\mathrm{EE}}$ or ground, but using $\mathrm{V}_{\text {EE }}$ increases negative supply rejection. (Fluctuations in the negative supply have more effect on accuracy than do any changes in the positive supply.)

A negative reference voltage may be used if $R_{14}$ is grounded and the reference voltage is applied to $R_{15}$, as shown in Figure 5. A high input impedance is the main advantage of this method. The negative reference voltage must be at least 3.0 V above the $\mathrm{V}_{\text {EE }}$ supply. Bipolar input signals may be handled by connecting $\mathrm{R}_{14}$ to a positive reference voltage equal to the peak positive input level at Pin 15.

Capacitive bypass to ground is recommended when a DC reference voltage is used. The 5.0 V logic supply is not recommended as a reference voltage, but if a well regulated 5.0 V supply which drives logic is to be used as the reference, $\mathrm{R}_{14}$ should be formed of two series resistors and the junction of the two resistors bypassed with $0.1 \mu \mathrm{~F}$ to ground. For reference voltages greater than 5.0 V , a clamp diode is recommended between Pin 14 and ground.

If Pin 14 is driven by a high impedance such as a transistor current source, none of the above compensation methods apply and the amplifier must be heavily compensated, decreasing the overall bandwidth.


Figure 5. Negative $\mathrm{V}_{\mathrm{REF}}$

## Output Voltage Range

The voltage at Pin 4 must always be at least 4.5 V more positive than the voltage of the negative supply (Pin 3) when the reference current is 2 mA or less, and at least 8 V more positive than the negative supply when the reference current is between 2 mA and 4 mA . This is necessary to avoid saturation of the output transistors, which would cause serious degradation of accuracy.
Philips Semiconductors MC1408-8 does not need a range control because the design extends the compliance range down to 4.5 V (or 8 V - see above) above the negative supply voltage without significant degradation of accuracy. Philips Semiconductors MC1408-8 can be used in sockets designed for other manufacturers' MC1408 without circuit modification.

## Output Current Range

Any time the full-scale current exceeds 2 mA , the negative supply must be at least 8 V more negative than the output voltage. This is due to the increased internal voltage drops between the negative supply and the outputs with higher reference currents.

## Accuracy

Absolute accuracy is the measure of each output current level with respect to its intended value, and is dependent upon relative accuracy, full-scale accuracy and full-scale current drift. Relative accuracy is the measure of each output current level as a fraction of the full-scale current after zero-scale current has been nulled out.
The relative accuracy of the MC1408-8 is essentially constant over the operating temperature range because of the excellent temperature tracking of the monolithic resistor ladder. The reference current may drift with temperature, causing a change in the absolute accuracy of output current; however, the MC1408-8 has a very low full-scale current drift over the operating temperature range.

The MC1408-8 series is guaranteed accurate to within $\pm 1 / 2$ LSB at $+25^{\circ} \mathrm{C}$ at a full-scale output current of 1.99 mA . The relative accuracy test circuit is shown in Figure 6. The 12-bit converter is calibrated to a full-scale output current of 1.99219 mA ; then the MC1408-8's full-scale current is trimmed to the same value with $R_{14}$ so that a zero value appears at the error amplifier output. The counter is activated and the error band may be displayed on the oscilloscope, detected by comparators, or stored in a peak detector.

Two 8-bit D-to-A converters may not be used to construct a 16-bit accurate D-to-A converter. 16-bit accuracy implies a total of $\pm 1 / 2$ part in 65,536 , or $\pm 0.00076 \%$, which is much more accurate than the $\pm 0.19 \%$ specification of the MC1408-8.

## Monotonicity

A monotonic converter is one which always provides an analog output greater than or equal to the preceding value for a corresponding increment in the digital input code. The MC1408-8 is monotonic for all values of reference current above 0.5 mA . The recommended range for operation is a DC reference current between 0.5 mA and 4.0 mA .

## Settling Time

The worst case switching condition occurs when all bits are switched on, which corresponds to a low-to-high transition for all input bits. This time is typically 70 ns for settling to within 1/2LSB for 8-bit accuracy. This time applies when $\mathrm{R}_{\mathrm{L}}<500 \Omega$ and $\mathrm{C}_{\mathrm{O}}<25 \mathrm{pF}$. The slowest single switch is the least significant bit, which typically turns on and settles in 65 ns . In applications where the D-to-A converter functions in a positive going ramp mode, the worst-case condition does not occur and settling times less than 70 ns may be realized.

Extra care must be taken in board layout since this usually is the dominant factor in satisfactory test results when measuring settling time. Short leads, $100 \mu \mathrm{~F}$ supply bypassing for low frequencies, minimum scope lead length, good ground planes, and avoidance of ground loops are all mandatory.


Figure 6. Relative Accuracy


Figure 7. Transient Response and Settling Time


Figure 8. Notation Definitions


Figure 9. Reference Current Slew Rate Measurement


DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | $\underset{\max }{A}$ | A 1 min. | $\underset{\max .}{\mathbf{A}_{2}}$ | b | $\mathrm{b}_{1}$ | $\mathrm{b}_{2}$ | c | $\mathrm{D}^{(1)}$ | $E^{(1)}$ | e | $e_{1}$ | L | $\mathrm{M}_{\mathrm{E}}$ | $\mathbf{M}_{\mathrm{H}}$ | W | $\underset{\max }{\mathbf{Z}^{(1)}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 4.2 | 0.51 | 3.2 | $\begin{aligned} & 1.73 \\ & 1.30 \end{aligned}$ | $\begin{aligned} & 0.53 \\ & 0.38 \end{aligned}$ | $\begin{aligned} & 1.25 \\ & 0.85 \end{aligned}$ | $\begin{aligned} & 0.36 \\ & 0.23 \end{aligned}$ | $\begin{aligned} & 19.50 \\ & 18.55 \end{aligned}$ | $\begin{aligned} & 6.48 \\ & 6.20 \end{aligned}$ | 2.54 | 7.62 | $\begin{aligned} & 3.60 \\ & 3.05 \end{aligned}$ | $\begin{aligned} & 8.25 \\ & 7.80 \end{aligned}$ | $\begin{gathered} 10.0 \\ 8.3 \end{gathered}$ | 0.254 | 0.76 |
| inches | 0.17 | 0.020 | 0.13 | $\begin{aligned} & 0.068 \\ & 0.051 \end{aligned}$ | $\begin{aligned} & 0.021 \\ & 0.015 \end{aligned}$ | $\begin{aligned} & 0.049 \\ & 0.033 \end{aligned}$ | $\begin{aligned} & 0.014 \\ & 0.009 \end{aligned}$ | $\begin{aligned} & 0.77 \\ & 0.73 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.24 \end{aligned}$ | 0.10 | 0.30 | $\begin{aligned} & 0.14 \\ & 0.12 \end{aligned}$ | $\begin{aligned} & 0.32 \\ & 0.31 \end{aligned}$ | $\begin{aligned} & 0.39 \\ & 0.33 \end{aligned}$ | 0.01 | 0.030 |

Note

1. Plastic or metal protrusions of 0.25 mm maximum per side are not included.

| OUTLINE <br> VERSION | REFERENCES |  |  | EUROPEAN <br> PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT38-4 |  |  |  |  | $-92-11-17$ |



DIMENSIONS (inch dimensions are derived from the original mm dimensions)

| UNIT | $\begin{gathered} \mathrm{A} \\ \max . \end{gathered}$ | $\mathrm{A}_{1}$ | $\mathrm{A}_{2}$ | $\mathrm{A}_{3}$ | $\mathrm{b}_{\mathrm{p}}$ | c | $\mathrm{D}^{(1)}$ | $E^{(1)}$ | e | $\mathrm{H}_{\mathrm{E}}$ | L | $L_{p}$ | Q | v | w | y | $Z^{(1)}$ | $\theta$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| mm | 1.75 | $\begin{aligned} & 0.25 \\ & 0.10 \end{aligned}$ | $\begin{aligned} & 1.45 \\ & 1.25 \end{aligned}$ | 0.25 | $\begin{aligned} & 0.49 \\ & 0.36 \end{aligned}$ | $\begin{aligned} & 0.25 \\ & 0.19 \end{aligned}$ | $\begin{gathered} 10.0 \\ 9.8 \end{gathered}$ | $\begin{aligned} & 4.0 \\ & 3.8 \end{aligned}$ | 1.27 | $\begin{aligned} & 6.2 \\ & 5.8 \end{aligned}$ | 1.05 | $\begin{aligned} & 1.0 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 0.6 \end{aligned}$ | 0.25 | 0.25 | 0.1 | $\begin{aligned} & 0.7 \\ & 0.3 \end{aligned}$ | $\begin{aligned} & 8^{0} \\ & 0^{\circ} \end{aligned}$ |
| inches | 0.069 | $\begin{aligned} & 0.010 \\ & 0.004 \end{aligned}$ | $\begin{aligned} & 0.057 \\ & 0.049 \end{aligned}$ | 0.01 | $\begin{aligned} & 0.019 \\ & 0.014 \end{aligned}$ | $\begin{aligned} & 0.0100 \\ & 0.0075 \end{aligned}$ | $\begin{aligned} & 0.39 \\ & 0.38 \end{aligned}$ | $\begin{aligned} & 0.16 \\ & 0.15 \end{aligned}$ | 0.050 | $\begin{aligned} & 0.244 \\ & 0.228 \end{aligned}$ | 0.041 | $\begin{aligned} & 0.039 \\ & 0.016 \end{aligned}$ | $\begin{aligned} & 0.028 \\ & 0.020 \end{aligned}$ | 0.01 | 0.01 | 0.004 | $\begin{aligned} & 0.028 \\ & 0.012 \end{aligned}$ |  |

Note

1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.

| OUTLINE VERSION | REFERENCES |  |  | EUROPEAN PROJECTION | ISSUE DATE |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | IEC | JEDEC | EIAJ |  |  |
| SOT109-1 | 076E07 | MS-012 |  | $\square$ - | $\begin{aligned} & -97-05-22 \\ & 99-12-27 \end{aligned}$ |

## Data sheet status

| Data sheet status ${ }^{[1]}$ | Product <br> status ${ }^{[2]}$ | Definitions |
| :--- | :--- | :--- |
| Objective data | Development | This data sheet contains data from the objective specification for product development. <br> Philips Semiconductors reserves the right to change the specification in any manner without notice. |
| Preliminary data | Qualification | This data sheet contains data from the preliminary specification. Supplementary data will be <br> published at a later date. Philips Semiconductors reserves the right to change the specification <br> without notice, in order to improve the design and supply the best possible product. |
| Product data | Production | This data sheet contains data from the product specification. Philips Semiconductors reserves the <br> right to make changes at any time in order to improve the design, manufacturing and supply. <br> Changes will be communicated according to the Customer Product/Process Change Notification <br> (CPCN) procedure SNW-SQ-650A. |

[1] Please consult the most recently issued data sheet before initiating or completing a design.
[2] The product status of the device(s) described in this data sheet may have changed since this data sheet was published. The latest information is available on the Internet at URL http://www.semiconductors.philips.com.

## Definitions

Short-form specification - The data in a short-form specification is extracted from a full data sheet with the same type number and title. For detailed information see the relevant data sheet or data handbook.

Limiting values definition — Limiting values given are in accordance with the Absolute Maximum Rating System (IEC 60134). Stress above one or more of the limiting values may cause permanent damage to the device. These are stress ratings only and operation of the device at these or at any other conditions above those given in the Characteristics sections of the specification is not implied. Exposure to limiting values for extended periods may affect device reliability.
Application information - Applications that are described herein for any of these products are for illustrative purposes only. Philips Semiconductors make no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

## Disclaimers

Life support - These products are not designed for use in life support appliances, devices or systems where malfunction of these products can reasonably be expected to result in personal injury. Philips Semiconductors customers using or selling these products for use in such applications do so at their own risk and agree to fully indemnify Philips Semiconductors for any damages resulting from such application.
Right to make changes - Philips Semiconductors reserves the right to make changes, without notice, in the products, including circuits, standard cells, and/or software, described or contained herein in order to improve design and/or performance. Philips Semiconductors assumes no responsibility or liability for the use of any of these products, conveys no license or title under any patent, copyright, or mask work right to these products, and makes no representations or warranties that these products are free from patent, copyright, or mask work right infringement, unless otherwise specified.

## Contact information

For additional information please visit
http://www.semiconductors.philips.com. Fax: +31 402724825
© Koninklijke Philips Electronics N.V. 2002
All rights reserved. Printed in U.S.A.

For sales offices addresses send e-mail to:
sales.addresses@www.semiconductors.philips.com.

