# **EXPERIMENT #5**

# MEMORY DESIGN USING STATIC RANDOM ACCESS MEMORY (RAM)

# 1.0 <u>Purpose</u>

The purpose of this experiment is to familiarize the user with the following devices and concepts:

- the MC68000's Asynchronous Bus Control Signals
- Static Random Access Memory (SRAM)
- Open Collector Devices
- the SANPER-1 ELU'S Block Select Lines

# 2.0 Component Requirements

Quantity:Description: (incl. Mfr., Mfr. Part No.)4Static RAM, 1K x 4, Motorola, MCM2114TBDMisc. TTL Logic Gates (AND, OR, inverters, buffers, decoders, etc.)

# 3.0 Background

# A. MC68000 Asynchronous Bus Interface

The MC68000 has a 16-bit data bus, and byte accesses of memory locations are permitted from either an even or an odd address. Examine the timing diagrams for both the read and write cycles.

Read Section 5, entitled "Signal and Bus Operation Description" in Motorola's MC68000 8-/16-/32-Bit Microprocessor's User's Manual (Sixth Edition). In particular, review Section 5.2.7, entitled "Asynchronous Operation".

Review the timing diagrams in Section 11 of the same manual. Specifically, examine Figure 11-4, "MC68000 Read-Cycle Timing Diagram" and Figure 11-5, "MC68000 Write-Cycle Timing Diagram". Familiarize yourself with the following 68000 control signals: \*AS, \*UDS, \*LDS, R/\*W, and \*DTACK. Study the timing relationships between these signals. The time intervals are designated by a circled number, and are defined in the AC Electrical Specifications Table located immediately in front of the timing diagrams.

# B. Static RAM Devices

The specifications for the MCM2114 Static RAM are included with this experiment. Examine the timing diagrams for both the read and write cycles.

# C. Open Collector Devices

A standard TTL type device has two output transistors that form the output driver for the logic gate. One transistor sits about the other one. That is, the emitter of the top transistor is tied to the collector of the bottom transistor. The top transistor function acts as an active pullup for the bottom transistor. For example, a 74LS04 logic device consists of six inverters. Each inverter consists of two transistors that form the output driver. One of the transistors is used as an active pullup for the other transistor.

On the other hand, a TTL logic device with open collector outputs has only one transistor acting as the output driver. The collector of the transistor is left floating or open. Hence the name open collector output". The IC manufacturer expects the design engineer to add whatever external pullup mechanism he/she deems appropriate for the circuit to function properly.

Since a standard TTL type logic gate has a pullup mechanism built in, these outputs cannot be tied together due to possible contention problems. For example, if one of the device is trying to drive its output low, while another device is trying to drive its output high, one of the two devices will win the contention battle, while the other device will have its output transistor destroyed.

On the other hand, since devices with open collector outputs do not have a built in pullup mechanism, several open collector outputs can be tied together without damaging any of the output drivers. When all the outputs are tied together, it forms a single bus line. A resistor can then be used as an external pullup mechanism for this bus line.

A good application for devices with open collector outputs is found in microprocessor systems. If several peripheral devices exist in the system, the Interrupt Request Lines (\*IRQ) or each of these devices can be connected together and then connected to the \*IRQ input of the microprocessor. A resistor is connected between this \*IRQ bus line and the logic supply voltage (typically +5V DC). Thus one of the peripheral devices can assert the \*IRQ line without damaging the other devices. Note this technique can only be employed if the device is equipped with an open collector output on its \*IRQ line.

# D. The SANPER-1 ELU'S Block Select Lines

There are four Block Select lines (\*Q5, \*Q6, \*Q7, \*Q8) provided on the System Expansion Board which can be used for decoding and selecting external devices. Each of the Block Select lines was obtained by decoding address A16 through A23 and Address Strobe (\*AS). Thus one of these Block Select lines can be used as an input to any additional external address decoding circuitry.

The SANPER-1 ELU Memory Map indicates the address ranges associated with each of the Block Select lines.

# 4.0 <u>Statement of Problem</u>

In this experiment the user will design and implement the hardware for a  $2K \times 8$  bank of static random access memory. The user will write programs to test the memory to verify that each memory location can be properly read from and written to.

# 5.0 Preliminary Assignment

 Design the hardware for a bank of memory that is 1K (1024 location) by 16 bits wide, residing at location \$80000 to \$8FFFF. Four memory integrated circuit devices will be needed. Your schematic diagram should show the address decoding circuitry, the write enable circuitry, and the static RAM devices. Each address, data and control signal to/from the CPU should be drawn separately. Do not simply draw a thick line and label it the "Address Bus" or "Data Bus". Each pin of the RAM devices should be connected to some point. Each pin of each IC should be labeled and should have a pin number associated with it.

The RAM bank must reside somewhere within the 64K address range of \$080000 to \$08FFFF. However, not all of this range is available. Other hypothetical devices already occupy the following address ranges in the system.

Device 1:\$080000 - \$0817FFDevice 2:\$083000 - \$085FFFDevice 3:\$088000 - \$088007Device 4:\$08B000 - \$08B0FFDevice 5:\$08E000 - \$08E03F

The memory bank may be placed in any non-occupied address locations within the 64K address space. The user must decode around the above existing devices so that no other device is unintentionally selected. The user must initially employ full address decoding to get within the 64K address space at \$080000. The user should then determine where in the memory map to place the RAM so as to minimize the number of additional address lines required for the selecting the bank of RAM.

HINT: Use one of the SANPER-1 ELU's Block Select Lines as part of your address decoding implementation.

The user must also design circuitry to generate a \*DTACK pulse to the MC68000 whenever this 2K byte block of memory is accessed. The user must determine if any wait states need to be inserted based upon the propagation delay through the address decoding logic and the access tomes of the RAM devices.

2. Implement your memory design on a breadboard strip.

- 3. Write a memory test program that operates in the following manner:
  - A. Fill all of the memory to be tested with \$AA.
  - B. Return to the first memory location.
  - C. Read the memory location. Its contents must be \$AA.
  - D. If the read operation is unsuccessful (contents are not equal to \$AA), go to step E.

Otherwise, write \$55 into the same location. Move on to the next location. Go back to step C. When all locations have been tested, go to Step F.

- E. Since the contents are not equal to \$AA, the memory test fails. Output the following information to the terminal:
  - the location at which the memory failed,
  - the value that was written, and
  - the value that was read.

Exit the test program.

- F. Return to the first memory location.
- G. Read the memory location. It contents must be \$55.
- H. If the read operation is unsuccessful (contents are not equal to \$55), to Step I.

Otherwise, write \$AA into the same location. Move on to the next location. Repeat step G and H until all locations have been tested. If all tests are successful,go to Step J.

- I. Since the contents are not equal to \$55, the memory test fails. Output the following information to the terminal:
  - the location at which the memory failed,
  - the value that was written, and
  - the value that was read.

Exit the test program.

J. If all of the memory locations can be written to and read from successfully, output a "MEMORY TEST PASSES" message to the terminal.

All memory accesses will be done on byte boundaries, allowing us to test the upper and lower data bus interfaces separately.

# 6.0 Procedure

- 1. Connect your hardware up to the SANPER-1 Educational Lab Unit.
- 2. Execute the memory test from Prelim #3. If your hardware passes this test, go on to Procedure Step 3. Otherwise, use the SANPER-1's hardware single step mode to troubleshoot the problem. Monitor the 68000 address, Data and Control Signal LEDs on the Front Panel of the SANPER-1 Educational Lab Unit. Compare the states of these signals to those used in your address decoding and selection logic.
- 3. Invoke TUTOR's Block of Memory Test (BT) command on your entire memory range, and see how well your hardware performs. If your hardware passes this test, go on to Procedure Step 4. Otherwise, divide the memory into smaller segments and repeat the test for each segment. You may want to use SANPER-1's hardware single step mode to assist you in troubleshooting the problem.
- Demonstrate to your Lab Instructor that your hardware passes Procedure Steps 2 and 3.

# 7.0 Discussion

Submit the following to your Lab Instructor as a Final Report:

- 1. A schematic diagram of your hardware design.
- 2. A fully commented listing of the memory test program.
- 3. Discuss which address range you chose for the memory bank, and elaborate on the reasons for your selection.
- 4. Discuss the reasons for implementing memory tests. What conditions are you actually testing the hardware for?
- 5. Suggest some other bit patterns that could in used in a memory test program, and explain the reasons for your selections.
- 6. List the advantages and disadvantages of using Static RAMs over other types of memory devices such as EPROMS, Dynamic RAMs, etc.



**ANAN** 

\_\_\_\_

### MCM2114•MCM21L14

### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                 | Value         | Unit |
|----------------------------------------|---------------|------|
| Temperature Under Sias                 | - 10 to +80   | °C   |
| Voltage on Any Pin With Respect to VSS | -0.5 to +70   | v    |
| DC Output Current                      | 5.0           | MA   |
| Power Dissidention                     | t <b>O</b>    | trew |
| Operating Temperature Range            | 0 to + 70     | ి    |
| Storage Temperature Range              | - 65 to + 150 | ಿ    |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields: however, it is advised that normal precausions be taken to avoid application of any voltage higher than maximum rated voltages to this high-immediance circuit.

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restincted to RECOMMENDED OPERAT-ING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device releasesty.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS (Full operating voltage and temperature range unless otherwise noted.)

#### RECOMMENDED OC OPERATING CONDITIONS

| Parameter                   | Symbol | Min   | TVD | Max  | Unit |
|-----------------------------|--------|-------|-----|------|------|
| Supply Voltage              |        | 4 75  | 5.0 | 5.25 |      |
|                             |        | 0     | Û   | 9 -  |      |
| Logic 1 Voltage, All Inputs | ViH    | 2.0   | -   | 60   | V    |
| Logic 0 Voltage, All Inputs | ∨ղ     | - 0.5 | -   | 08   | V    |

#### DC CHARACTERISTICS

| Perameter                                               | B     | MCM2114 |     |      | MCM21L14 |     |     | <b>.</b> |
|---------------------------------------------------------|-------|---------|-----|------|----------|-----|-----|----------|
|                                                         | SAURO | Min     | Typ | Max  | Min      | Typ | Max | Unit     |
| Inout Load Current (All Inout Pins, Vin=0 to 5.5 V)     |       | -       | -   | 10   | -        | -   | 10  | -        |
| 1/O Leakage Current IS = 2.4 V. VDQ = 0.4 V to VCC1     | iltoi | - 1     | -   | 1 10 | -        | -   | 10  | المع ا   |
| Power Supply Current IV.n = 5.5 V. 100=0 mA, Ta = 25°C1 | 1001  | -       | 30  | 95   | -        | -   | 65  | mA       |
| Power Suppry Current (Vin=3.5 V. IDQ=0 mA. [4=0°C)      | 100   | ~       | -   | 100  | -        | -   | 70  | mA       |
| Output Low Current VOL = 0.4 V                          | 101   | 21      | 60  | -    | 2.1      | 6.0 | -   | mA       |
| Output High Current VOH # 2.4 V                         | IOH   | -       | -14 | -10  | -        | -14 | -10 | mA       |

**RAM** 

NOTE: Duration not to exceed 30 seconds.

### CAPACITANCE (I = 1.0 MHz, TA = 25°C, penodically sampled rather than 100% rested?

| Characteristic                     | Symbol | Max | Unit |
|------------------------------------|--------|-----|------|
| Inout Capacitance (Vin = 0 V)      | Cm     | 5.0 | ٥F   |
| Indut/Outdut Cadecitance (VDQ=0 V) | Ciro   | 5.0 | DF   |

Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation: C = id+/ AV,

### AC OPERATING CONDITIONS AND CHARACTERISTICS (Full operating voltage and temperature unless otherware noted.)

| Ingut Pulse Levels        | .0.8 Volt to 2.4 Volts | Input and Output Timing Levels | 1.5 Vons |
|---------------------------|------------------------|--------------------------------|----------|
| Inout Rise and Fall Times | 10 <b>ns</b>           | Output Load                    |          |

#### READ (NOTE 1), WRITE (NOTE 2) CYCLES

| Paramasan                            | Symbol | MCM2114-20<br>MCM21L14-20 |     | MCM2114-25 |      | MCM2114-30<br>MCM21L14-30 |      | MCM2114-45 |     | Unit |
|--------------------------------------|--------|---------------------------|-----|------------|------|---------------------------|------|------------|-----|------|
|                                      |        | Min                       | Max | Min        | Mate | Min                       | Max  | Min        | Mex | Í.,  |
| Address Valid to Address Don't Care  | IAVAX  | 200                       | -   | 250        | -    | 300                       | -    | 450        | -   | ns   |
| Address Valid to Output Valid        | TAVOV  | -                         | 200 | -          | 250  | 4                         | 300  | -          | 450 | ns   |
| Chip Select Low to Data Valid        | ISLOV  | -                         | 70  | -          | 85   | -                         | 100  | -          | 120 | ns   |
| Chip Select Low to Output Don't Care | ISLOX  | - 20                      | -   | 20         | -    | 20                        | -    | 20         | -   | ns   |
| Chip Select High to Output High Z    | ISHOZ  | -                         | ő0  | -          | 70   | -                         | - 80 | -          | 100 | ns   |
| Address Don't Care to Output High Z  | IAXOZ  | ÷0                        | -   | 50         | -    | 50                        | -    | 50         | -   | ns   |
| Write Low to Write High              | IWLWH  | 120                       | -   | 135        | -    | 150                       | -    | 200        | -   | ns   |
| Write High to Address Don't Care     | IWHAX  | J                         | -   | 0          | -    | 0                         | -    | 0          | -   | ns   |
| White Low to Output High Z           | IWLOZ  | -                         | ΰO  | -          | 70   | _                         | 30   | -          | 100 | ns   |
| Data Valid to White High             | IOVWH  | 120                       | -   | 135        | -    | 150                       | -    | 300        | -   | -115 |
| White High to Data Don't             | WHOX   | J                         | -   | 0          | -    | 0                         | -    | 0          | -   | ns   |

NOTES: 1 A Read occurs during the overlap of a low 5 and a righ W

2. A Write occurs during the overlap of a low 5 and a low W.

----

READ CYCLE TIMING (W HELD HIGH)

